[U-Boot] [PATCH 5/8] sunxi: Add clock support for DE2/HDMI/TCON on newer SoCs
Jernej Škrabec
jernej.skrabec at siol.net
Tue Mar 14 06:53:39 UTC 2017
Hi,
Dne ponedeljek, 13. marec 2017 ob 13:33:43 CET je Simon Glass napisal(a):
> Hi,
>
> On 8 March 2017 at 16:34, Jernej Skrabec <jernej.skrabec at siol.net> wrote:
> > This is needed for HDMI, which will be added later.
> >
> > Signed-off-by: Jernej Skrabec <jernej.skrabec at siol.net>
> > ---
> >
> > arch/arm/include/asm/arch-sunxi/clock_sun6i.h | 54
> > +++++++++++++++++++++++++++ arch/arm/mach-sunxi/clock_sun6i.c
> > | 40 +++++++++++++++++++- drivers/video/sunxi/lcdc.c
> > | 4 ++
> > include/configs/sun50i.h | 2 +
> > include/configs/sun8i.h | 4 ++
> > scripts/config_whitelist.txt | 1 +
> > 6 files changed, 104 insertions(+), 1 deletion(-)
>
> Reviewed-by: Simon Glass <sjg at chromium.org>
>
> Please see below.
>
> > diff --git a/arch/arm/include/asm/arch-sunxi/clock_sun6i.h
> > b/arch/arm/include/asm/arch-sunxi/clock_sun6i.h index
> > 1aefd5a64c..ebb642747b 100644
> > --- a/arch/arm/include/asm/arch-sunxi/clock_sun6i.h
> > +++ b/arch/arm/include/asm/arch-sunxi/clock_sun6i.h
> > @@ -67,13 +67,22 @@ struct sunxi_ccm_reg {
> >
> > u32 dram_pll_cfg; /* 0xf8 PLL_DDR cfg register, A33 only */
> > u32 mbus_reset; /* 0xfc MBUS reset control, A33 only */
> > u32 dram_clk_gate; /* 0x100 DRAM module gating */
> >
> > +#ifdef CONFIG_SUNXI_DE2
> > + u32 de_clk_cfg; /* 0x104 DE module clock */
> > +#else
> >
> > u32 be0_clk_cfg; /* 0x104 BE0 module clock */
> >
> > +#endif
> >
> > u32 be1_clk_cfg; /* 0x108 BE1 module clock */
> > u32 fe0_clk_cfg; /* 0x10c FE0 module clock */
> > u32 fe1_clk_cfg; /* 0x110 FE1 module clock */
> > u32 mp_clk_cfg; /* 0x114 MP module clock */
> >
> > +#ifdef CONFIG_SUNXI_DE2
> > + u32 lcd0_clk_cfg; /* 0x118 LCD0 module clock */
> > + u32 lcd1_clk_cfg; /* 0x11c LCD1 module clock */
> > +#else
> >
> > u32 lcd0_ch0_clk_cfg; /* 0x118 LCD0 CH0 module clock */
> > u32 lcd1_ch0_clk_cfg; /* 0x11c LCD1 CH0 module clock */
> >
> > +#endif
> >
> > u32 reserved14[3];
> > u32 lcd0_ch1_clk_cfg; /* 0x12c LCD0 CH1 module clock */
> > u32 lcd1_ch1_clk_cfg; /* 0x130 LCD1 CH1 module clock */
> >
> > @@ -85,7 +94,11 @@ struct sunxi_ccm_reg {
> >
> > u32 dmic_clk_cfg; /* 0x148 Digital Mic module clock*/
> > u32 reserved15;
> > u32 hdmi_clk_cfg; /* 0x150 HDMI module clock */
> >
> > +#ifdef CONFIG_SUNXI_DE2
> > + u32 hdmi_slow_clk_cfg; /* 0x154 HDMI slow module clock */
> > +#else
> >
> > u32 ps_clk_cfg; /* 0x154 PS module clock */
> >
> > +#endif
> >
> > u32 mtc_clk_cfg; /* 0x158 MTC module clock */
> > u32 mbus0_clk_cfg; /* 0x15c MBUS0 module clock */
> > u32 mbus1_clk_cfg; /* 0x160 MBUS1 module clock */
> >
> > @@ -193,6 +206,7 @@ struct sunxi_ccm_reg {
> >
> > #define CCM_PLL3_CTRL_N_MASK (0x7f << CCM_PLL3_CTRL_N_SHIFT)
> > #define CCM_PLL3_CTRL_N(n) ((((n) - 1) & 0x7f) << 8)
> > #define CCM_PLL3_CTRL_INTEGER_MODE (0x1 << 24)
> >
> > +#define CCM_PLL3_CTRL_LOCK (0x1 << 28)
> >
> > #define CCM_PLL3_CTRL_EN (0x1 << 31)
> >
> > #define CCM_PLL5_CTRL_M(n) ((((n) - 1) & 0x3) << 0)
> >
> > @@ -222,6 +236,16 @@ struct sunxi_ccm_reg {
> >
> > #define CCM_MIPI_PLL_CTRL_LDO_EN (0x3 << 22)
> > #define CCM_MIPI_PLL_CTRL_EN (0x1 << 31)
> >
> > +#define CCM_PLL10_CTRL_M_SHIFT 0
> > +#define CCM_PLL10_CTRL_M_MASK (0xf << CCM_PLL10_CTRL_M_SHIFT)
> > +#define CCM_PLL10_CTRL_M(n) ((((n) - 1) & 0xf) << 0)
> > +#define CCM_PLL10_CTRL_N_SHIFT 8
> > +#define CCM_PLL10_CTRL_N_MASK (0x7f << CCM_PLL10_CTRL_N_SHIFT)
> > +#define CCM_PLL10_CTRL_N(n) ((((n) - 1) & 0x7f) << 8)
> > +#define CCM_PLL10_CTRL_INTEGER_MODE (0x1 << 24)
> > +#define CCM_PLL10_CTRL_LOCK (0x1 << 28)
> > +#define CCM_PLL10_CTRL_EN (0x1 << 31)
> > +
> >
> > #define CCM_PLL11_CTRL_N(n) ((((n) - 1) & 0x3f) << 8)
> > #define CCM_PLL11_CTRL_SIGMA_DELTA_EN (0x1 << 24)
> > #define CCM_PLL11_CTRL_UPD (0x1 << 30)
> >
> > @@ -273,9 +297,15 @@ struct sunxi_ccm_reg {
> >
> > #define AHB_GATE_OFFSET_DRC0 25
> > #define AHB_GATE_OFFSET_DE_FE0 14
> > #define AHB_GATE_OFFSET_DE_BE0 12
> >
> > +#define AHB_GATE_OFFSET_DE 12
> >
> > #define AHB_GATE_OFFSET_HDMI 11
> >
> > +#ifndef CONFIG_SUNXI_DE2
> >
> > #define AHB_GATE_OFFSET_LCD1 5
> > #define AHB_GATE_OFFSET_LCD0 4
> >
> > +#else
> > +#define AHB_GATE_OFFSET_LCD1 4
> > +#define AHB_GATE_OFFSET_LCD0 3
> > +#endif
> >
> > #define CCM_MMC_CTRL_M(x) ((x) - 1)
> > #define CCM_MMC_CTRL_OCLK_DLY(x) ((x) << 8)
> >
> > @@ -357,6 +387,12 @@ struct sunxi_ccm_reg {
> >
> > #define CCM_LCD_CH1_CTRL_PLL7_2X (3 << 24)
> > #define CCM_LCD_CH1_CTRL_GATE (0x1 << 31)
> >
> > +#define CCM_LCD0_CTRL_GATE (0x1 << 31)
> > +#define CCM_LCD0_CTRL_M(n) ((((n) - 1) & 0xf) << 0)
> > +
> > +#define CCM_LCD1_CTRL_GATE (0x1 << 31)
> > +#define CCM_LCD1_CTRL_M(n) ((((n) - 1) & 0xf) << 0)
> > +
> >
> > #define CCM_HDMI_CTRL_M(n) ((((n) - 1) & 0xf) << 0)
> > #define CCM_HDMI_CTRL_PLL_MASK (3 << 24)
> > #define CCM_HDMI_CTRL_PLL3 (0 << 24)
> >
> > @@ -366,6 +402,8 @@ struct sunxi_ccm_reg {
> >
> > #define CCM_HDMI_CTRL_DDC_GATE (0x1 << 30)
> > #define CCM_HDMI_CTRL_GATE (0x1 << 31)
> >
> > +#define CCM_HDMI_SLOW_CTRL_DDC_GATE (1 << 31)
>
> I think 1UL << 31 would be safer.
>
I agree, but I'm leaning more towards (0x1 << 31) to be more consistent with
previous declarations. Any thoughts?
Regards,
Jernej
> Regards,
> Simon
More information about the U-Boot
mailing list