[PATCH v2] board: phytec: imx8mm: Add PHYTEC phyCORE-i.MX8MM support

Stefano Babic sbabic at denx.de
Thu Oct 1 18:11:16 CEST 2020


Hi Teresa,

On 01.10.20 14:51, Teresa Remmet wrote:
> Hello,
> 
> Am Freitag, den 21.08.2020, 09:55 +0200 schrieb Teresa Remmet:
>> Add support PHYTEC phyCORE-i.MX8MM SOM.
>>
>> Supported features:
>>  - 2GB LPDDR4 RAM
>>  - 1x 1Gbit Ethernet
>>  - eMMC
>>  - external SD
>>  - debug UART3
>>  - watchdog
>>  - i2c eeprom
>>
>> Signed-off-by: Teresa Remmet <t.remmet at phytec.de>
>> ---
>> Changes in v2:
>> - Removed fdt_high to allow relocation
>> - Moved fdt_addr to 0x48000000
> 
> is there anything else that needs to be done?
> 

Not yet - I will pick this up after 2020.10 is released.

Regards,
Stefano

> Thanks,
> Teresa
> 
>>
>>  arch/arm/dts/Makefile                        |    1 +
>>  arch/arm/dts/phycore-imx8mm-u-boot.dtsi      |  100 ++
>>  arch/arm/dts/phycore-imx8mm.dts              |  259 ++++
>>  arch/arm/mach-imx/imx8m/Kconfig              |    6 +
>>  board/phytec/phycore_imx8mm/Kconfig          |   12 +
>>  board/phytec/phycore_imx8mm/MAINTAINERS      |    9 +
>>  board/phytec/phycore_imx8mm/Makefile         |   11 +
>>  board/phytec/phycore_imx8mm/lpddr4_timing.c  | 1846
>> ++++++++++++++++++++++++++
>>  board/phytec/phycore_imx8mm/phycore-imx8mm.c |   53 +
>>  board/phytec/phycore_imx8mm/spl.c            |  128 ++
>>  configs/phycore-imx8mm_defconfig             |  103 ++
>>  include/configs/phycore_imx8mm.h             |  130 ++
>>  12 files changed, 2658 insertions(+)
>>  create mode 100644 arch/arm/dts/phycore-imx8mm-u-boot.dtsi
>>  create mode 100644 arch/arm/dts/phycore-imx8mm.dts
>>  create mode 100644 board/phytec/phycore_imx8mm/Kconfig
>>  create mode 100644 board/phytec/phycore_imx8mm/MAINTAINERS
>>  create mode 100644 board/phytec/phycore_imx8mm/Makefile
>>  create mode 100644 board/phytec/phycore_imx8mm/lpddr4_timing.c
>>  create mode 100644 board/phytec/phycore_imx8mm/phycore-imx8mm.c
>>  create mode 100644 board/phytec/phycore_imx8mm/spl.c
>>  create mode 100644 configs/phycore-imx8mm_defconfig
>>  create mode 100644 include/configs/phycore_imx8mm.h
>>
>> diff --git a/arch/arm/dts/Makefile b/arch/arm/dts/Makefile
>> index b2b5360f6d86..0e3826a9b892 100644
>> --- a/arch/arm/dts/Makefile
>> +++ b/arch/arm/dts/Makefile
>> @@ -762,6 +762,7 @@ dtb-$(CONFIG_ARCH_IMX8) += \
>>  dtb-$(CONFIG_ARCH_IMX8M) += \
>>  	imx8mm-evk.dtb \
>>  	imx8mm-verdin.dtb \
>> +	phycore-imx8mm.dtb \
>>  	imx8mn-ddr4-evk.dtb \
>>  	imx8mq-evk.dtb \
>>  	imx8mm-beacon-kit.dtb \
>> diff --git a/arch/arm/dts/phycore-imx8mm-u-boot.dtsi
>> b/arch/arm/dts/phycore-imx8mm-u-boot.dtsi
>> new file mode 100644
>> index 000000000000..fc0fa22d1bb4
>> --- /dev/null
>> +++ b/arch/arm/dts/phycore-imx8mm-u-boot.dtsi
>> @@ -0,0 +1,100 @@
>> +// SPDX-License-Identifier: GPL-2.0-or-later
>> +/*
>> + * Copyright (C) 2020 PHYTEC Messtechnik GmbH
>> + * Author: Teresa Remmet <t.remmet at phytec.de>
>> + */
>> +
>> +/ {
>> +	wdt-reboot {
>> +		compatible = "wdt-reboot";
>> +		wdt = <&wdog1>;
>> +		u-boot,dm-spl;
>> +	};
>> +};
>> +
>> +&{/soc at 0} {
>> +	u-boot,dm-pre-reloc;
>> +	u-boot,dm-spl;
>> +};
>> +
>> +&clk {
>> +	u-boot,dm-spl;
>> +	u-boot,dm-pre-reloc;
>> +	/delete-property/ assigned-clocks;
>> +	/delete-property/ assigned-clock-parents;
>> +	/delete-property/ assigned-clock-rates;
>> +};
>> +
>> +&osc_24m {
>> +	u-boot,dm-spl;
>> +	u-boot,dm-pre-reloc;
>> +};
>> +
>> +&aips1 {
>> +	u-boot,dm-spl;
>> +	u-boot,dm-pre-reloc;
>> +};
>> +
>> +&aips2 {
>> +	u-boot,dm-spl;
>> +};
>> +
>> +&aips3 {
>> +	u-boot,dm-spl;
>> +};
>> +
>> +&iomuxc {
>> +	u-boot,dm-spl;
>> +};
>> +
>> +&pinctrl_uart3 {
>> +	u-boot,dm-spl;
>> +};
>> +
>> +&pinctrl_usdhc2_gpio {
>> +	u-boot,dm-spl;
>> +};
>> +
>> +&pinctrl_usdhc2 {
>> +	u-boot,dm-spl;
>> +};
>> +
>> +&pinctrl_usdhc3 {
>> +	u-boot,dm-spl;
>> +};
>> +
>> +&gpio1 {
>> +	u-boot,dm-spl;
>> +};
>> +
>> +&gpio2 {
>> +	u-boot,dm-spl;
>> +};
>> +
>> +&gpio3 {
>> +	u-boot,dm-spl;
>> +};
>> +
>> +&gpio4 {
>> +	u-boot,dm-spl;
>> +};
>> +
>> +&gpio5 {
>> +	u-boot,dm-spl;
>> +};
>> +
>> +&uart3 {
>> +	u-boot,dm-spl;
>> +};
>> +
>> +&usdhc2 {
>> +	u-boot,dm-spl;
>> +};
>> +
>> +&usdhc3 {
>> +	u-boot,dm-spl;
>> +};
>> +
>> +&wdog1 {
>> +	u-boot,dm-spl;
>> +};
>> diff --git a/arch/arm/dts/phycore-imx8mm.dts b/arch/arm/dts/phycore-
>> imx8mm.dts
>> new file mode 100644
>> index 000000000000..c46d3c72ced9
>> --- /dev/null
>> +++ b/arch/arm/dts/phycore-imx8mm.dts
>> @@ -0,0 +1,259 @@
>> +// SPDX-License-Identifier: GPL-2.0-or-later
>> +/*
>> + * Copyright (C) 2019-2020 PHYTEC Messtechnik GmbH
>> + * Author: Teresa Remmet <t.remmet at phytec.de>
>> + */
>> +
>> +/dts-v1/;
>> +
>> +#include <dt-bindings/net/ti-dp83867.h>
>> +#include "imx8mm.dtsi"
>> +
>> +/ {
>> +	model = "PHYTEC phyCORE-i.MX8MM";
>> +	compatible = "phytec,imx8mm-phycore-som", "fsl,imx8mm";
>> +
>> +	chosen {
>> +		stdout-patch = &uart3;
>> +	};
>> +
>> +	reg_usdhc2_vmmc: regulator-usdhc2 {
>> +		compatible = "regulator-fixed";
>> +		regulator-name = "VSD_3V3";
>> +		regulator-min-microvolt = <3300000>;
>> +		regulator-max-microvolt = <3300000>;
>> +		startup-delay-us = <100>;
>> +		off-on-delay-us = <12000>;
>> +	};
>> +};
>> +
>> +/* ethernet */
>> +&fec1 {
>> +	pinctrl-names = "default";
>> +	pinctrl-0 = <&pinctrl_fec1>;
>> +	phy-mode = "rgmii-id";
>> +	phy-handle = <&ethphy0>;
>> +	phy-reset-gpios = <&gpio1 7 GPIO_ACTIVE_HIGH>;
>> +	phy-reset-duration = <1>;
>> +	phy-reset-post-delay = <1>;
>> +	status = "okay";
>> +
>> +	mdio {
>> +		#address-cells = <1>;
>> +		#size-cells = <0>;
>> +
>> +		ethphy0: ethernet-phy at 0 {
>> +			compatible = "ethernet-phy-ieee802.3-c22";
>> +			reg = <0x0>;
>> +			ti,rx-internal-delay =
>> <DP83867_RGMIIDCTL_2_00_NS>;
>> +			ti,tx-internal-delay =
>> <DP83867_RGMIIDCTL_2_00_NS>;
>> +			ti,fifo-depth =
>> <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
>> +			ti,clk-output-sel = <DP83867_CLK_O_SEL_OFF>;
>> +			enet-phy-lane-no-swap;
>> +		};
>> +	};
>> +};
>> +
>> +/* i2c eeprom */
>> +&i2c1 {
>> +	clock-frequency = <400000>;
>> +	pinctrl-names = "default", "gpio";
>> +	pinctrl-0 = <&pinctrl_i2c1>;
>> +	pinctrl-1 = <&pinctrl_i2c1_gpio>;
>> +	scl-gpios = <&gpio5 14 GPIO_ACTIVE_HIGH>;
>> +	sda-gpios = <&gpio5 15 GPIO_ACTIVE_HIGH>;
>> +	status = "okay";
>> +
>> +	/* M24C32-D */
>> +	i2c_eeprom: eeprom at 51 {
>> +		compatible = "atmel,24c32";
>> +		reg = <0x51>;
>> +		u-boot,i2c-offset-len = <2>;
>> +	};
>> +
>> +	/* M24C32-D Identification page */
>> +	i2c_eeprom_id: eeprom at 59 {
>> +		compatible = "atmel,24c32";
>> +		reg = <0x59>;
>> +		u-boot,i2c-offset-len = <2>;
>> +	};
>> +};
>> +
>> +/* debug console */
>> +&uart3 {
>> +	pinctrl-names = "default";
>> +	pinctrl-0 = <&pinctrl_uart3>;
>> +	status = "okay";
>> +};
>> +
>> +/* sd-card */
>> +&usdhc2 {
>> +	pinctrl-names = "default", "state_100mhz", "state_200mhz";
>> +	pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>;
>> +	pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>;
>> +	pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>;
>> +	cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>;
>> +	bus-width = <4>;
>> +	vmmc-supply = <&reg_usdhc2_vmmc>;
>> +	status = "okay";
>> +};
>> +
>> +/* eMMC */
>> +&usdhc3 {
>> +	pinctrl-names = "default", "state_100mhz", "state_200mhz";
>> +	pinctrl-0 = <&pinctrl_usdhc3>;
>> +	pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
>> +	pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
>> +	bus-width = <8>;
>> +	non-removable;
>> +	status = "okay";
>> +};
>> +
>> +/* watchdog */
>> +&wdog1 {
>> +	pinctrl-names = "default";
>> +	pinctrl-0 = <&pinctrl_wdog>;
>> +	fsl,ext-reset-output;
>> +	status = "okay";
>> +};
>> +
>> +&iomuxc {
>> +	pinctrl-names = "default";
>> +
>> +	pinctrl_fec1: fec1grp {
>> +		fsl,pins = <
>> +			MX8MM_IOMUXC_ENET_MDC_ENET1_MDC		0x3
>> +			MX8MM_IOMUXC_ENET_MDIO_ENET1_MDIO	0x3
>> +			MX8MM_IOMUXC_ENET_TD3_ENET1_RGMII_TD3	0x1f
>> +			MX8MM_IOMUXC_ENET_TD2_ENET1_RGMII_TD2	0x1f
>> +			MX8MM_IOMUXC_ENET_TD1_ENET1_RGMII_TD1	0x1f
>> +			MX8MM_IOMUXC_ENET_TD0_ENET1_RGMII_TD0	0x1f
>> +			MX8MM_IOMUXC_ENET_RD3_ENET1_RGMII_RD3	0x91
>> +			MX8MM_IOMUXC_ENET_RD2_ENET1_RGMII_RD2	0x91
>> +			MX8MM_IOMUXC_ENET_RD1_ENET1_RGMII_RD1	0x91
>> +			MX8MM_IOMUXC_ENET_RD0_ENET1_RGMII_RD0	0x91
>> +			MX8MM_IOMUXC_ENET_TXC_ENET1_RGMII_TXC	0x1f
>> +			MX8MM_IOMUXC_ENET_RXC_ENET1_RGMII_RXC	0x91
>> +			MX8MM_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL	
>> 0x91
>> +			MX8MM_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL	
>> 0x1f
>> +			MX8MM_IOMUXC_GPIO1_IO07_GPIO1_IO7	0x19
>> +		>;
>> +	};
>> +
>> +	pinctrl_i2c1: i2c1grp {
>> +		fsl,pins = <
>> +			MX8MM_IOMUXC_I2C1_SCL_I2C1_SCL		0x400
>> 001c3
>> +			MX8MM_IOMUXC_I2C1_SDA_I2C1_SDA		0x400
>> 001c3
>> +		>;
>> +	};
>> +
>> +	pinctrl_i2c1_gpio: i2c1grp-gpio {
>> +		fsl,pins = <
>> +			MX8MM_IOMUXC_I2C1_SCL_GPIO5_IO14	0x1c3
>> +			MX8MM_IOMUXC_I2C1_SDA_GPIO5_IO15	0x1c3
>> +		>;
>> +	};
>> +
>> +	pinctrl_uart3: uart3grp {
>> +		fsl,pins = <
>> +			MX8MM_IOMUXC_UART3_RXD_UART3_DCE_RX	0x49
>> +			MX8MM_IOMUXC_UART3_TXD_UART3_DCE_TX	0x49
>> +		>;
>> +	};
>> +
>> +	pinctrl_usdhc2_gpio: usdhc2grpgpio {
>> +		fsl,pins = <
>> +			MX8MM_IOMUXC_SD2_CD_B_GPIO2_IO12        0x41
>> +		>;
>> +	};
>> +
>> +	pinctrl_usdhc2: usdhc2grp {
>> +		fsl,pins = <
>> +			MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK		0x190
>> +			MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD		0x1d0
>> +			MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0	0x1d0
>> +			MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1	0x1d0
>> +			MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2	0x1d0
>> +			MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3	0x1d0
>> +			MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT	0x1d0
>> +		>;
>> +	};
>> +
>> +	pinctrl_usdhc2_100mhz: usdhc2grp100mhz {
>> +		fsl,pins = <
>> +			MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK		0x194
>> +			MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD		0x1d4
>> +			MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0	0x1d4
>> +			MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1	0x1d4
>> +			MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2	0x1d4
>> +			MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3	0x1d4
>> +			MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT	0x1d0
>> +		>;
>> +	};
>> +
>> +	pinctrl_usdhc2_200mhz: usdhc2grp200mhz {
>> +		fsl,pins = <
>> +			MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK		0x196
>> +			MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD		0x1d6
>> +			MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0	0x1d6
>> +			MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1	0x1d6
>> +			MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2	0x1d6
>> +			MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3	0x1d6
>> +			MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT	0x1d0
>> +		>;
>> +	};
>> +
>> +	pinctrl_usdhc3: usdhc3grp {
>> +		fsl,pins = <
>> +			MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK		0x400
>> 00190
>> +			MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD		0x1d0
>> +			MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0		
>> 0x1d0
>> +			MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1		
>> 0x1d0
>> +			MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2		
>> 0x1d0
>> +			MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3		
>> 0x1d0
>> +			MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4		
>> 0x1d0
>> +			MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5		
>> 0x1d0
>> +			MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6		
>> 0x1d0
>> +			MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7		
>> 0x1d0
>> +			MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE		
>> 0x190
>> +		>;
>> +	};
>> +
>> +	pinctrl_usdhc3_100mhz: usdhc3grp100mhz {
>> +		fsl,pins = <
>> +			MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK		0x400
>> 00194
>> +			MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD		0x1d4
>> +			MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0		
>> 0x1d4
>> +			MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1		
>> 0x1d4
>> +			MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2		
>> 0x1d4
>> +			MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3		
>> 0x1d4
>> +			MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4		
>> 0x1d4
>> +			MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5		
>> 0x1d4
>> +			MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6		
>> 0x1d4
>> +			MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7		
>> 0x1d4
>> +			MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE		
>> 0x194
>> +		>;
>> +	};
>> +
>> +	pinctrl_usdhc3_200mhz: usdhc3grp200mhz {
>> +		fsl,pins = <
>> +			MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK		0x400
>> 00196
>> +			MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD		0x1d6
>> +			MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0		
>> 0x1d6
>> +			MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1		
>> 0x1d6
>> +			MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2		
>> 0x1d6
>> +			MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3		
>> 0x1d6
>> +			MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4		
>> 0x1d6
>> +			MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5		
>> 0x1d6
>> +			MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6		
>> 0x1d6
>> +			MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7		
>> 0x1d6
>> +			MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE		
>> 0x196
>> +		>;
>> +	};
>> +
>> +	pinctrl_wdog: wdoggrp {
>> +		fsl,pins = <
>> +			MX8MM_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B		
>> 0xc6
>> +		>;
>> +	};
>> +};
>> diff --git a/arch/arm/mach-imx/imx8m/Kconfig b/arch/arm/mach-
>> imx/imx8m/Kconfig
>> index 7771fc88afeb..8615dc3bec99 100644
>> --- a/arch/arm/mach-imx/imx8m/Kconfig
>> +++ b/arch/arm/mach-imx/imx8m/Kconfig
>> @@ -72,6 +72,11 @@ config TARGET_IMX8MM_BEACON
>>  	select SUPPORT_SPL
>>  	select IMX8M_LPDDR4
>>  
>> +config TARGET_PHYCORE_IMX8MM
>> +	bool "PHYTEC PHYCORE i.MX8MM"
>> +	select IMX8MM
>> +        select SUPPORT_SPL
>> +	select IMX8M_LPDDR4
>>  endchoice
>>  
>>  source "board/freescale/imx8mq_evk/Kconfig"
>> @@ -82,5 +87,6 @@ source "board/google/imx8mq_phanbell/Kconfig"
>>  source "board/technexion/pico-imx8mq/Kconfig"
>>  source "board/toradex/verdin-imx8mm/Kconfig"
>>  source "board/beacon/imx8mm/Kconfig"
>> +source "board/phytec/phycore_imx8mm/Kconfig"
>>  
>>  endif
>> diff --git a/board/phytec/phycore_imx8mm/Kconfig
>> b/board/phytec/phycore_imx8mm/Kconfig
>> new file mode 100644
>> index 000000000000..92f5524bdb07
>> --- /dev/null
>> +++ b/board/phytec/phycore_imx8mm/Kconfig
>> @@ -0,0 +1,12 @@
>> +if TARGET_PHYCORE_IMX8MM
>> +
>> +config SYS_BOARD
>> +	default "phycore_imx8mm"
>> +
>> +config SYS_VENDOR
>> +	default "phytec"
>> +
>> +config SYS_CONFIG_NAME
>> +	default "phycore_imx8mm"
>> +
>> +endif
>> diff --git a/board/phytec/phycore_imx8mm/MAINTAINERS
>> b/board/phytec/phycore_imx8mm/MAINTAINERS
>> new file mode 100644
>> index 000000000000..9edec7b7d283
>> --- /dev/null
>> +++ b/board/phytec/phycore_imx8mm/MAINTAINERS
>> @@ -0,0 +1,9 @@
>> +phyCORE-i.MX8M Mini
>> +M:      Teresa Remmet <t.remmet at phytec.de>
>> +W:      
>> https://www.phytec.eu/product-eu/system-on-modules/phycore-imx-8m-mini-nano/
>> +S:      Maintained
>> +F:      arch/arm/dts/phycore-imx8mm.dts
>> +F:      arch/arm/dts/phycore-imx8mm-u-boot.dtsi
>> +F:      board/phytec/phycore_imx8mm/
>> +F:      configs/phycore-imx8mm_defconfig
>> +F:      include/configs/phycore_imx8mm.h
>> diff --git a/board/phytec/phycore_imx8mm/Makefile
>> b/board/phytec/phycore_imx8mm/Makefile
>> new file mode 100644
>> index 000000000000..27f6c027b6cd
>> --- /dev/null
>> +++ b/board/phytec/phycore_imx8mm/Makefile
>> @@ -0,0 +1,11 @@
>> +# SPDX-License-Identifier: GPL-2.0-or-later
>> +#
>> +# Copyright (C) 2019-2020 PHYTEC Messtechnik GmbH
>> +# Author: Teresa Remmet <t.remmet at phytec.de>
>> +
>> +obj-y += phycore-imx8mm.o
>> +
>> +ifdef CONFIG_SPL_BUILD
>> +obj-y += spl.o
>> +obj-$(CONFIG_IMX8M_LPDDR4) += lpddr4_timing.o
>> +endif
>> diff --git a/board/phytec/phycore_imx8mm/lpddr4_timing.c
>> b/board/phytec/phycore_imx8mm/lpddr4_timing.c
>> new file mode 100644
>> index 000000000000..811ac26415a3
>> --- /dev/null
>> +++ b/board/phytec/phycore_imx8mm/lpddr4_timing.c
>> @@ -0,0 +1,1846 @@
>> +// SPDX-License-Identifier: GPL-2.0-or-later
>> +/*
>> + * Copyright (C) 2020 PHYTEC Messtechnik GmbH
>> + *
>> + * Generated code from MX8M_DDR_tool
>> + */
>> +
>> +#include <linux/kernel.h>
>> +#include <asm/arch/ddr.h>
>> +
>> +static struct dram_cfg_param ddr_ddrc_cfg[] = {
>> +	/** Initialize DDRC registers **/
>> +	{0x3d400304, 0x1},
>> +	{0x3d400030, 0x1},
>> +	{0x3d400000, 0xa1080020},
>> +	{0x3d400020, 0x223},
>> +	{0x3d400024, 0x3a980},
>> +	{0x3d400064, 0x5b00d2},
>> +	{0x3d4000d0, 0xc00305ba},
>> +	{0x3d4000d4, 0x940000},
>> +	{0x3d4000dc, 0xd4002d},
>> +	{0x3d4000e0, 0x310000},
>> +	{0x3d4000e8, 0x66004d},
>> +	{0x3d4000ec, 0x16004d},
>> +	{0x3d400100, 0x191e1920},
>> +	{0x3d400104, 0x60630},
>> +	{0x3d40010c, 0xb0b000},
>> +	{0x3d400110, 0xe04080e},
>> +	{0x3d400114, 0x2040c0c},
>> +	{0x3d400118, 0x1010007},
>> +	{0x3d40011c, 0x401},
>> +	{0x3d400130, 0x20600},
>> +	{0x3d400134, 0xc100002},
>> +	{0x3d400138, 0xd8},
>> +	{0x3d400144, 0x96004b},
>> +	{0x3d400180, 0x2ee0017},
>> +	{0x3d400184, 0x2605b8e},
>> +	{0x3d400188, 0x0},
>> +	{0x3d400190, 0x497820a},
>> +	{0x3d400194, 0x80303},
>> +	{0x3d4001b4, 0x170a},
>> +	{0x3d4001a0, 0xe0400018},
>> +	{0x3d4001a4, 0xdf00e4},
>> +	{0x3d4001a8, 0x80000000},
>> +	{0x3d4001b0, 0x11},
>> +	{0x3d4001c0, 0x1},
>> +	{0x3d4001c4, 0x1},
>> +	{0x3d4000f4, 0xc99},
>> +	{0x3d400108, 0x70e1617},
>> +	{0x3d400200, 0x1f},
>> +	{0x3d40020c, 0x0},
>> +	{0x3d400210, 0x1f1f},
>> +	{0x3d400204, 0x80808},
>> +	{0x3d400214, 0x7070707},
>> +	{0x3d400218, 0x7070707},
>> +	{0x3d400250, 0x29001701},
>> +	{0x3d400254, 0x2c},
>> +	{0x3d40025c, 0x4000030},
>> +	{0x3d400264, 0x900093e7},
>> +	{0x3d40026c, 0x2005574},
>> +	{0x3d400400, 0x111},
>> +	{0x3d400408, 0x72ff},
>> +	{0x3d400494, 0x2100e07},
>> +	{0x3d400498, 0x620096},
>> +	{0x3d40049c, 0x1100e07},
>> +	{0x3d4004a0, 0xc8012c},
>> +	{0x3d402020, 0x21},
>> +	{0x3d402024, 0x7d00},
>> +	{0x3d402050, 0x20d040},
>> +	{0x3d402064, 0xc001c},
>> +	{0x3d4020dc, 0x840000},
>> +	{0x3d4020e0, 0x310000},
>> +	{0x3d4020e8, 0x66004d},
>> +	{0x3d4020ec, 0x16004d},
>> +	{0x3d402100, 0xa040305},
>> +	{0x3d402104, 0x30407},
>> +	{0x3d402108, 0x203060b},
>> +	{0x3d40210c, 0x505000},
>> +	{0x3d402110, 0x2040202},
>> +	{0x3d402114, 0x2030202},
>> +	{0x3d402118, 0x1010004},
>> +	{0x3d40211c, 0x301},
>> +	{0x3d402130, 0x20300},
>> +	{0x3d402134, 0xa100002},
>> +	{0x3d402138, 0x1d},
>> +	{0x3d402144, 0x14000a},
>> +	{0x3d402180, 0x640004},
>> +	{0x3d402190, 0x3818200},
>> +	{0x3d402194, 0x80303},
>> +	{0x3d4021b4, 0x100},
>> +	{0x3d4020f4, 0xc99},
>> +	{0x3d403020, 0x21},
>> +	{0x3d403024, 0x1f40},
>> +	{0x3d403050, 0x20d040},
>> +	{0x3d403064, 0x30007},
>> +	{0x3d4030dc, 0x840000},
>> +	{0x3d4030e0, 0x310000},
>> +	{0x3d4030e8, 0x66004d},
>> +	{0x3d4030ec, 0x16004d},
>> +	{0x3d403100, 0xa010102},
>> +	{0x3d403104, 0x30404},
>> +	{0x3d403108, 0x203060b},
>> +	{0x3d40310c, 0x505000},
>> +	{0x3d403110, 0x2040202},
>> +	{0x3d403114, 0x2030202},
>> +	{0x3d403118, 0x1010004},
>> +	{0x3d40311c, 0x301},
>> +	{0x3d403130, 0x20300},
>> +	{0x3d403134, 0xa100002},
>> +	{0x3d403138, 0x8},
>> +	{0x3d403144, 0x50003},
>> +	{0x3d403180, 0x190004},
>> +	{0x3d403190, 0x3818200},
>> +	{0x3d403194, 0x80303},
>> +	{0x3d4031b4, 0x100},
>> +	{0x3d4030f4, 0xc99},
>> +	{0x3d400028, 0x0},
>> +};
>> +
>> +/* PHY Initialize Configuration */
>> +static struct dram_cfg_param ddr_ddrphy_cfg[] = {
>> +	{0x100a0, 0x0},
>> +	{0x100a1, 0x1},
>> +	{0x100a2, 0x2},
>> +	{0x100a3, 0x3},
>> +	{0x100a4, 0x4},
>> +	{0x100a5, 0x5},
>> +	{0x100a6, 0x6},
>> +	{0x100a7, 0x7},
>> +	{0x110a0, 0x0},
>> +	{0x110a1, 0x1},
>> +	{0x110a2, 0x3},
>> +	{0x110a3, 0x4},
>> +	{0x110a4, 0x5},
>> +	{0x110a5, 0x2},
>> +	{0x110a6, 0x7},
>> +	{0x110a7, 0x6},
>> +	{0x120a0, 0x0},
>> +	{0x120a1, 0x1},
>> +	{0x120a2, 0x3},
>> +	{0x120a3, 0x2},
>> +	{0x120a4, 0x5},
>> +	{0x120a5, 0x4},
>> +	{0x120a6, 0x7},
>> +	{0x120a7, 0x6},
>> +	{0x130a0, 0x0},
>> +	{0x130a1, 0x1},
>> +	{0x130a2, 0x2},
>> +	{0x130a3, 0x3},
>> +	{0x130a4, 0x4},
>> +	{0x130a5, 0x5},
>> +	{0x130a6, 0x6},
>> +	{0x130a7, 0x7},
>> +	{0x1005f, 0x1ff},
>> +	{0x1015f, 0x1ff},
>> +	{0x1105f, 0x1ff},
>> +	{0x1115f, 0x1ff},
>> +	{0x1205f, 0x1ff},
>> +	{0x1215f, 0x1ff},
>> +	{0x1305f, 0x1ff},
>> +	{0x1315f, 0x1ff},
>> +	{0x11005f, 0x1ff},
>> +	{0x11015f, 0x1ff},
>> +	{0x11105f, 0x1ff},
>> +	{0x11115f, 0x1ff},
>> +	{0x11205f, 0x1ff},
>> +	{0x11215f, 0x1ff},
>> +	{0x11305f, 0x1ff},
>> +	{0x11315f, 0x1ff},
>> +	{0x21005f, 0x1ff},
>> +	{0x21015f, 0x1ff},
>> +	{0x21105f, 0x1ff},
>> +	{0x21115f, 0x1ff},
>> +	{0x21205f, 0x1ff},
>> +	{0x21215f, 0x1ff},
>> +	{0x21305f, 0x1ff},
>> +	{0x21315f, 0x1ff},
>> +	{0x55, 0x1ff},
>> +	{0x1055, 0x1ff},
>> +	{0x2055, 0x1ff},
>> +	{0x3055, 0x1ff},
>> +	{0x4055, 0x1ff},
>> +	{0x5055, 0x1ff},
>> +	{0x6055, 0x1ff},
>> +	{0x7055, 0x1ff},
>> +	{0x8055, 0x1ff},
>> +	{0x9055, 0x1ff},
>> +	{0x200c5, 0x19},
>> +	{0x1200c5, 0x7},
>> +	{0x2200c5, 0x7},
>> +	{0x2002e, 0x2},
>> +	{0x12002e, 0x2},
>> +	{0x22002e, 0x2},
>> +	{0x90204, 0x0},
>> +	{0x190204, 0x0},
>> +	{0x290204, 0x0},
>> +	{0x20024, 0x1ab},
>> +	{0x2003a, 0x0},
>> +	{0x120024, 0x1ab},
>> +	{0x2003a, 0x0},
>> +	{0x220024, 0x1ab},
>> +	{0x2003a, 0x0},
>> +	{0x20056, 0x3},
>> +	{0x120056, 0xa},
>> +	{0x220056, 0xa},
>> +	{0x1004d, 0xe00},
>> +	{0x1014d, 0xe00},
>> +	{0x1104d, 0xe00},
>> +	{0x1114d, 0xe00},
>> +	{0x1204d, 0xe00},
>> +	{0x1214d, 0xe00},
>> +	{0x1304d, 0xe00},
>> +	{0x1314d, 0xe00},
>> +	{0x11004d, 0xe00},
>> +	{0x11014d, 0xe00},
>> +	{0x11104d, 0xe00},
>> +	{0x11114d, 0xe00},
>> +	{0x11204d, 0xe00},
>> +	{0x11214d, 0xe00},
>> +	{0x11304d, 0xe00},
>> +	{0x11314d, 0xe00},
>> +	{0x21004d, 0xe00},
>> +	{0x21014d, 0xe00},
>> +	{0x21104d, 0xe00},
>> +	{0x21114d, 0xe00},
>> +	{0x21204d, 0xe00},
>> +	{0x21214d, 0xe00},
>> +	{0x21304d, 0xe00},
>> +	{0x21314d, 0xe00},
>> +	{0x10049, 0xeba},
>> +	{0x10149, 0xeba},
>> +	{0x11049, 0xeba},
>> +	{0x11149, 0xeba},
>> +	{0x12049, 0xeba},
>> +	{0x12149, 0xeba},
>> +	{0x13049, 0xeba},
>> +	{0x13149, 0xeba},
>> +	{0x110049, 0xeba},
>> +	{0x110149, 0xeba},
>> +	{0x111049, 0xeba},
>> +	{0x111149, 0xeba},
>> +	{0x112049, 0xeba},
>> +	{0x112149, 0xeba},
>> +	{0x113049, 0xeba},
>> +	{0x113149, 0xeba},
>> +	{0x210049, 0xeba},
>> +	{0x210149, 0xeba},
>> +	{0x211049, 0xeba},
>> +	{0x211149, 0xeba},
>> +	{0x212049, 0xeba},
>> +	{0x212149, 0xeba},
>> +	{0x213049, 0xeba},
>> +	{0x213149, 0xeba},
>> +	{0x43, 0x63},
>> +	{0x1043, 0x63},
>> +	{0x2043, 0x63},
>> +	{0x3043, 0x63},
>> +	{0x4043, 0x63},
>> +	{0x5043, 0x63},
>> +	{0x6043, 0x63},
>> +	{0x7043, 0x63},
>> +	{0x8043, 0x63},
>> +	{0x9043, 0x63},
>> +	{0x20018, 0x3},
>> +	{0x20075, 0x4},
>> +	{0x20050, 0x0},
>> +	{0x20008, 0x2ee},
>> +	{0x120008, 0x64},
>> +	{0x220008, 0x19},
>> +	{0x20088, 0x9},
>> +	{0x200b2, 0xdc},
>> +	{0x10043, 0x5a1},
>> +	{0x10143, 0x5a1},
>> +	{0x11043, 0x5a1},
>> +	{0x11143, 0x5a1},
>> +	{0x12043, 0x5a1},
>> +	{0x12143, 0x5a1},
>> +	{0x13043, 0x5a1},
>> +	{0x13143, 0x5a1},
>> +	{0x1200b2, 0xdc},
>> +	{0x110043, 0x5a1},
>> +	{0x110143, 0x5a1},
>> +	{0x111043, 0x5a1},
>> +	{0x111143, 0x5a1},
>> +	{0x112043, 0x5a1},
>> +	{0x112143, 0x5a1},
>> +	{0x113043, 0x5a1},
>> +	{0x113143, 0x5a1},
>> +	{0x2200b2, 0xdc},
>> +	{0x210043, 0x5a1},
>> +	{0x210143, 0x5a1},
>> +	{0x211043, 0x5a1},
>> +	{0x211143, 0x5a1},
>> +	{0x212043, 0x5a1},
>> +	{0x212143, 0x5a1},
>> +	{0x213043, 0x5a1},
>> +	{0x213143, 0x5a1},
>> +	{0x200fa, 0x1},
>> +	{0x1200fa, 0x1},
>> +	{0x2200fa, 0x1},
>> +	{0x20019, 0x1},
>> +	{0x120019, 0x1},
>> +	{0x220019, 0x1},
>> +	{0x200f0, 0x660},
>> +	{0x200f1, 0x0},
>> +	{0x200f2, 0x4444},
>> +	{0x200f3, 0x8888},
>> +	{0x200f4, 0x5665},
>> +	{0x200f5, 0x0},
>> +	{0x200f6, 0x0},
>> +	{0x200f7, 0xf000},
>> +	{0x20025, 0x0},
>> +	{0x2002d, 0x0},
>> +	{0x12002d, 0x0},
>> +	{0x22002d, 0x0},
>> +	{0x200c7, 0x21},
>> +	{0x1200c7, 0x21},
>> +	{0x2200c7, 0x21},
>> +	{0x200ca, 0x24},
>> +	{0x1200ca, 0x24},
>> +	{0x2200ca, 0x24},
>> +};
>> +
>> +/* ddr phy trained csr */
>> +static struct dram_cfg_param ddr_ddrphy_trained_csr[] = {
>> +	{ 0x200b2, 0x0 },
>> +	{ 0x1200b2, 0x0 },
>> +	{ 0x2200b2, 0x0 },
>> +	{ 0x200cb, 0x0 },
>> +	{ 0x10043, 0x0 },
>> +	{ 0x110043, 0x0 },
>> +	{ 0x210043, 0x0 },
>> +	{ 0x10143, 0x0 },
>> +	{ 0x110143, 0x0 },
>> +	{ 0x210143, 0x0 },
>> +	{ 0x11043, 0x0 },
>> +	{ 0x111043, 0x0 },
>> +	{ 0x211043, 0x0 },
>> +	{ 0x11143, 0x0 },
>> +	{ 0x111143, 0x0 },
>> +	{ 0x211143, 0x0 },
>> +	{ 0x12043, 0x0 },
>> +	{ 0x112043, 0x0 },
>> +	{ 0x212043, 0x0 },
>> +	{ 0x12143, 0x0 },
>> +	{ 0x112143, 0x0 },
>> +	{ 0x212143, 0x0 },
>> +	{ 0x13043, 0x0 },
>> +	{ 0x113043, 0x0 },
>> +	{ 0x213043, 0x0 },
>> +	{ 0x13143, 0x0 },
>> +	{ 0x113143, 0x0 },
>> +	{ 0x213143, 0x0 },
>> +	{ 0x80, 0x0 },
>> +	{ 0x100080, 0x0 },
>> +	{ 0x200080, 0x0 },
>> +	{ 0x1080, 0x0 },
>> +	{ 0x101080, 0x0 },
>> +	{ 0x201080, 0x0 },
>> +	{ 0x2080, 0x0 },
>> +	{ 0x102080, 0x0 },
>> +	{ 0x202080, 0x0 },
>> +	{ 0x3080, 0x0 },
>> +	{ 0x103080, 0x0 },
>> +	{ 0x203080, 0x0 },
>> +	{ 0x4080, 0x0 },
>> +	{ 0x104080, 0x0 },
>> +	{ 0x204080, 0x0 },
>> +	{ 0x5080, 0x0 },
>> +	{ 0x105080, 0x0 },
>> +	{ 0x205080, 0x0 },
>> +	{ 0x6080, 0x0 },
>> +	{ 0x106080, 0x0 },
>> +	{ 0x206080, 0x0 },
>> +	{ 0x7080, 0x0 },
>> +	{ 0x107080, 0x0 },
>> +	{ 0x207080, 0x0 },
>> +	{ 0x8080, 0x0 },
>> +	{ 0x108080, 0x0 },
>> +	{ 0x208080, 0x0 },
>> +	{ 0x9080, 0x0 },
>> +	{ 0x109080, 0x0 },
>> +	{ 0x209080, 0x0 },
>> +	{ 0x10080, 0x0 },
>> +	{ 0x110080, 0x0 },
>> +	{ 0x210080, 0x0 },
>> +	{ 0x10180, 0x0 },
>> +	{ 0x110180, 0x0 },
>> +	{ 0x210180, 0x0 },
>> +	{ 0x11080, 0x0 },
>> +	{ 0x111080, 0x0 },
>> +	{ 0x211080, 0x0 },
>> +	{ 0x11180, 0x0 },
>> +	{ 0x111180, 0x0 },
>> +	{ 0x211180, 0x0 },
>> +	{ 0x12080, 0x0 },
>> +	{ 0x112080, 0x0 },
>> +	{ 0x212080, 0x0 },
>> +	{ 0x12180, 0x0 },
>> +	{ 0x112180, 0x0 },
>> +	{ 0x212180, 0x0 },
>> +	{ 0x13080, 0x0 },
>> +	{ 0x113080, 0x0 },
>> +	{ 0x213080, 0x0 },
>> +	{ 0x13180, 0x0 },
>> +	{ 0x113180, 0x0 },
>> +	{ 0x213180, 0x0 },
>> +	{ 0x10081, 0x0 },
>> +	{ 0x110081, 0x0 },
>> +	{ 0x210081, 0x0 },
>> +	{ 0x10181, 0x0 },
>> +	{ 0x110181, 0x0 },
>> +	{ 0x210181, 0x0 },
>> +	{ 0x11081, 0x0 },
>> +	{ 0x111081, 0x0 },
>> +	{ 0x211081, 0x0 },
>> +	{ 0x11181, 0x0 },
>> +	{ 0x111181, 0x0 },
>> +	{ 0x211181, 0x0 },
>> +	{ 0x12081, 0x0 },
>> +	{ 0x112081, 0x0 },
>> +	{ 0x212081, 0x0 },
>> +	{ 0x12181, 0x0 },
>> +	{ 0x112181, 0x0 },
>> +	{ 0x212181, 0x0 },
>> +	{ 0x13081, 0x0 },
>> +	{ 0x113081, 0x0 },
>> +	{ 0x213081, 0x0 },
>> +	{ 0x13181, 0x0 },
>> +	{ 0x113181, 0x0 },
>> +	{ 0x213181, 0x0 },
>> +	{ 0x100d0, 0x0 },
>> +	{ 0x1100d0, 0x0 },
>> +	{ 0x2100d0, 0x0 },
>> +	{ 0x101d0, 0x0 },
>> +	{ 0x1101d0, 0x0 },
>> +	{ 0x2101d0, 0x0 },
>> +	{ 0x110d0, 0x0 },
>> +	{ 0x1110d0, 0x0 },
>> +	{ 0x2110d0, 0x0 },
>> +	{ 0x111d0, 0x0 },
>> +	{ 0x1111d0, 0x0 },
>> +	{ 0x2111d0, 0x0 },
>> +	{ 0x120d0, 0x0 },
>> +	{ 0x1120d0, 0x0 },
>> +	{ 0x2120d0, 0x0 },
>> +	{ 0x121d0, 0x0 },
>> +	{ 0x1121d0, 0x0 },
>> +	{ 0x2121d0, 0x0 },
>> +	{ 0x130d0, 0x0 },
>> +	{ 0x1130d0, 0x0 },
>> +	{ 0x2130d0, 0x0 },
>> +	{ 0x131d0, 0x0 },
>> +	{ 0x1131d0, 0x0 },
>> +	{ 0x2131d0, 0x0 },
>> +	{ 0x100d1, 0x0 },
>> +	{ 0x1100d1, 0x0 },
>> +	{ 0x2100d1, 0x0 },
>> +	{ 0x101d1, 0x0 },
>> +	{ 0x1101d1, 0x0 },
>> +	{ 0x2101d1, 0x0 },
>> +	{ 0x110d1, 0x0 },
>> +	{ 0x1110d1, 0x0 },
>> +	{ 0x2110d1, 0x0 },
>> +	{ 0x111d1, 0x0 },
>> +	{ 0x1111d1, 0x0 },
>> +	{ 0x2111d1, 0x0 },
>> +	{ 0x120d1, 0x0 },
>> +	{ 0x1120d1, 0x0 },
>> +	{ 0x2120d1, 0x0 },
>> +	{ 0x121d1, 0x0 },
>> +	{ 0x1121d1, 0x0 },
>> +	{ 0x2121d1, 0x0 },
>> +	{ 0x130d1, 0x0 },
>> +	{ 0x1130d1, 0x0 },
>> +	{ 0x2130d1, 0x0 },
>> +	{ 0x131d1, 0x0 },
>> +	{ 0x1131d1, 0x0 },
>> +	{ 0x2131d1, 0x0 },
>> +	{ 0x10068, 0x0 },
>> +	{ 0x10168, 0x0 },
>> +	{ 0x10268, 0x0 },
>> +	{ 0x10368, 0x0 },
>> +	{ 0x10468, 0x0 },
>> +	{ 0x10568, 0x0 },
>> +	{ 0x10668, 0x0 },
>> +	{ 0x10768, 0x0 },
>> +	{ 0x10868, 0x0 },
>> +	{ 0x11068, 0x0 },
>> +	{ 0x11168, 0x0 },
>> +	{ 0x11268, 0x0 },
>> +	{ 0x11368, 0x0 },
>> +	{ 0x11468, 0x0 },
>> +	{ 0x11568, 0x0 },
>> +	{ 0x11668, 0x0 },
>> +	{ 0x11768, 0x0 },
>> +	{ 0x11868, 0x0 },
>> +	{ 0x12068, 0x0 },
>> +	{ 0x12168, 0x0 },
>> +	{ 0x12268, 0x0 },
>> +	{ 0x12368, 0x0 },
>> +	{ 0x12468, 0x0 },
>> +	{ 0x12568, 0x0 },
>> +	{ 0x12668, 0x0 },
>> +	{ 0x12768, 0x0 },
>> +	{ 0x12868, 0x0 },
>> +	{ 0x13068, 0x0 },
>> +	{ 0x13168, 0x0 },
>> +	{ 0x13268, 0x0 },
>> +	{ 0x13368, 0x0 },
>> +	{ 0x13468, 0x0 },
>> +	{ 0x13568, 0x0 },
>> +	{ 0x13668, 0x0 },
>> +	{ 0x13768, 0x0 },
>> +	{ 0x13868, 0x0 },
>> +	{ 0x10069, 0x0 },
>> +	{ 0x10169, 0x0 },
>> +	{ 0x10269, 0x0 },
>> +	{ 0x10369, 0x0 },
>> +	{ 0x10469, 0x0 },
>> +	{ 0x10569, 0x0 },
>> +	{ 0x10669, 0x0 },
>> +	{ 0x10769, 0x0 },
>> +	{ 0x10869, 0x0 },
>> +	{ 0x11069, 0x0 },
>> +	{ 0x11169, 0x0 },
>> +	{ 0x11269, 0x0 },
>> +	{ 0x11369, 0x0 },
>> +	{ 0x11469, 0x0 },
>> +	{ 0x11569, 0x0 },
>> +	{ 0x11669, 0x0 },
>> +	{ 0x11769, 0x0 },
>> +	{ 0x11869, 0x0 },
>> +	{ 0x12069, 0x0 },
>> +	{ 0x12169, 0x0 },
>> +	{ 0x12269, 0x0 },
>> +	{ 0x12369, 0x0 },
>> +	{ 0x12469, 0x0 },
>> +	{ 0x12569, 0x0 },
>> +	{ 0x12669, 0x0 },
>> +	{ 0x12769, 0x0 },
>> +	{ 0x12869, 0x0 },
>> +	{ 0x13069, 0x0 },
>> +	{ 0x13169, 0x0 },
>> +	{ 0x13269, 0x0 },
>> +	{ 0x13369, 0x0 },
>> +	{ 0x13469, 0x0 },
>> +	{ 0x13569, 0x0 },
>> +	{ 0x13669, 0x0 },
>> +	{ 0x13769, 0x0 },
>> +	{ 0x13869, 0x0 },
>> +	{ 0x1008c, 0x0 },
>> +	{ 0x11008c, 0x0 },
>> +	{ 0x21008c, 0x0 },
>> +	{ 0x1018c, 0x0 },
>> +	{ 0x11018c, 0x0 },
>> +	{ 0x21018c, 0x0 },
>> +	{ 0x1108c, 0x0 },
>> +	{ 0x11108c, 0x0 },
>> +	{ 0x21108c, 0x0 },
>> +	{ 0x1118c, 0x0 },
>> +	{ 0x11118c, 0x0 },
>> +	{ 0x21118c, 0x0 },
>> +	{ 0x1208c, 0x0 },
>> +	{ 0x11208c, 0x0 },
>> +	{ 0x21208c, 0x0 },
>> +	{ 0x1218c, 0x0 },
>> +	{ 0x11218c, 0x0 },
>> +	{ 0x21218c, 0x0 },
>> +	{ 0x1308c, 0x0 },
>> +	{ 0x11308c, 0x0 },
>> +	{ 0x21308c, 0x0 },
>> +	{ 0x1318c, 0x0 },
>> +	{ 0x11318c, 0x0 },
>> +	{ 0x21318c, 0x0 },
>> +	{ 0x1008d, 0x0 },
>> +	{ 0x11008d, 0x0 },
>> +	{ 0x21008d, 0x0 },
>> +	{ 0x1018d, 0x0 },
>> +	{ 0x11018d, 0x0 },
>> +	{ 0x21018d, 0x0 },
>> +	{ 0x1108d, 0x0 },
>> +	{ 0x11108d, 0x0 },
>> +	{ 0x21108d, 0x0 },
>> +	{ 0x1118d, 0x0 },
>> +	{ 0x11118d, 0x0 },
>> +	{ 0x21118d, 0x0 },
>> +	{ 0x1208d, 0x0 },
>> +	{ 0x11208d, 0x0 },
>> +	{ 0x21208d, 0x0 },
>> +	{ 0x1218d, 0x0 },
>> +	{ 0x11218d, 0x0 },
>> +	{ 0x21218d, 0x0 },
>> +	{ 0x1308d, 0x0 },
>> +	{ 0x11308d, 0x0 },
>> +	{ 0x21308d, 0x0 },
>> +	{ 0x1318d, 0x0 },
>> +	{ 0x11318d, 0x0 },
>> +	{ 0x21318d, 0x0 },
>> +	{ 0x100c0, 0x0 },
>> +	{ 0x1100c0, 0x0 },
>> +	{ 0x2100c0, 0x0 },
>> +	{ 0x101c0, 0x0 },
>> +	{ 0x1101c0, 0x0 },
>> +	{ 0x2101c0, 0x0 },
>> +	{ 0x102c0, 0x0 },
>> +	{ 0x1102c0, 0x0 },
>> +	{ 0x2102c0, 0x0 },
>> +	{ 0x103c0, 0x0 },
>> +	{ 0x1103c0, 0x0 },
>> +	{ 0x2103c0, 0x0 },
>> +	{ 0x104c0, 0x0 },
>> +	{ 0x1104c0, 0x0 },
>> +	{ 0x2104c0, 0x0 },
>> +	{ 0x105c0, 0x0 },
>> +	{ 0x1105c0, 0x0 },
>> +	{ 0x2105c0, 0x0 },
>> +	{ 0x106c0, 0x0 },
>> +	{ 0x1106c0, 0x0 },
>> +	{ 0x2106c0, 0x0 },
>> +	{ 0x107c0, 0x0 },
>> +	{ 0x1107c0, 0x0 },
>> +	{ 0x2107c0, 0x0 },
>> +	{ 0x108c0, 0x0 },
>> +	{ 0x1108c0, 0x0 },
>> +	{ 0x2108c0, 0x0 },
>> +	{ 0x110c0, 0x0 },
>> +	{ 0x1110c0, 0x0 },
>> +	{ 0x2110c0, 0x0 },
>> +	{ 0x111c0, 0x0 },
>> +	{ 0x1111c0, 0x0 },
>> +	{ 0x2111c0, 0x0 },
>> +	{ 0x112c0, 0x0 },
>> +	{ 0x1112c0, 0x0 },
>> +	{ 0x2112c0, 0x0 },
>> +	{ 0x113c0, 0x0 },
>> +	{ 0x1113c0, 0x0 },
>> +	{ 0x2113c0, 0x0 },
>> +	{ 0x114c0, 0x0 },
>> +	{ 0x1114c0, 0x0 },
>> +	{ 0x2114c0, 0x0 },
>> +	{ 0x115c0, 0x0 },
>> +	{ 0x1115c0, 0x0 },
>> +	{ 0x2115c0, 0x0 },
>> +	{ 0x116c0, 0x0 },
>> +	{ 0x1116c0, 0x0 },
>> +	{ 0x2116c0, 0x0 },
>> +	{ 0x117c0, 0x0 },
>> +	{ 0x1117c0, 0x0 },
>> +	{ 0x2117c0, 0x0 },
>> +	{ 0x118c0, 0x0 },
>> +	{ 0x1118c0, 0x0 },
>> +	{ 0x2118c0, 0x0 },
>> +	{ 0x120c0, 0x0 },
>> +	{ 0x1120c0, 0x0 },
>> +	{ 0x2120c0, 0x0 },
>> +	{ 0x121c0, 0x0 },
>> +	{ 0x1121c0, 0x0 },
>> +	{ 0x2121c0, 0x0 },
>> +	{ 0x122c0, 0x0 },
>> +	{ 0x1122c0, 0x0 },
>> +	{ 0x2122c0, 0x0 },
>> +	{ 0x123c0, 0x0 },
>> +	{ 0x1123c0, 0x0 },
>> +	{ 0x2123c0, 0x0 },
>> +	{ 0x124c0, 0x0 },
>> +	{ 0x1124c0, 0x0 },
>> +	{ 0x2124c0, 0x0 },
>> +	{ 0x125c0, 0x0 },
>> +	{ 0x1125c0, 0x0 },
>> +	{ 0x2125c0, 0x0 },
>> +	{ 0x126c0, 0x0 },
>> +	{ 0x1126c0, 0x0 },
>> +	{ 0x2126c0, 0x0 },
>> +	{ 0x127c0, 0x0 },
>> +	{ 0x1127c0, 0x0 },
>> +	{ 0x2127c0, 0x0 },
>> +	{ 0x128c0, 0x0 },
>> +	{ 0x1128c0, 0x0 },
>> +	{ 0x2128c0, 0x0 },
>> +	{ 0x130c0, 0x0 },
>> +	{ 0x1130c0, 0x0 },
>> +	{ 0x2130c0, 0x0 },
>> +	{ 0x131c0, 0x0 },
>> +	{ 0x1131c0, 0x0 },
>> +	{ 0x2131c0, 0x0 },
>> +	{ 0x132c0, 0x0 },
>> +	{ 0x1132c0, 0x0 },
>> +	{ 0x2132c0, 0x0 },
>> +	{ 0x133c0, 0x0 },
>> +	{ 0x1133c0, 0x0 },
>> +	{ 0x2133c0, 0x0 },
>> +	{ 0x134c0, 0x0 },
>> +	{ 0x1134c0, 0x0 },
>> +	{ 0x2134c0, 0x0 },
>> +	{ 0x135c0, 0x0 },
>> +	{ 0x1135c0, 0x0 },
>> +	{ 0x2135c0, 0x0 },
>> +	{ 0x136c0, 0x0 },
>> +	{ 0x1136c0, 0x0 },
>> +	{ 0x2136c0, 0x0 },
>> +	{ 0x137c0, 0x0 },
>> +	{ 0x1137c0, 0x0 },
>> +	{ 0x2137c0, 0x0 },
>> +	{ 0x138c0, 0x0 },
>> +	{ 0x1138c0, 0x0 },
>> +	{ 0x2138c0, 0x0 },
>> +	{ 0x100c1, 0x0 },
>> +	{ 0x1100c1, 0x0 },
>> +	{ 0x2100c1, 0x0 },
>> +	{ 0x101c1, 0x0 },
>> +	{ 0x1101c1, 0x0 },
>> +	{ 0x2101c1, 0x0 },
>> +	{ 0x102c1, 0x0 },
>> +	{ 0x1102c1, 0x0 },
>> +	{ 0x2102c1, 0x0 },
>> +	{ 0x103c1, 0x0 },
>> +	{ 0x1103c1, 0x0 },
>> +	{ 0x2103c1, 0x0 },
>> +	{ 0x104c1, 0x0 },
>> +	{ 0x1104c1, 0x0 },
>> +	{ 0x2104c1, 0x0 },
>> +	{ 0x105c1, 0x0 },
>> +	{ 0x1105c1, 0x0 },
>> +	{ 0x2105c1, 0x0 },
>> +	{ 0x106c1, 0x0 },
>> +	{ 0x1106c1, 0x0 },
>> +	{ 0x2106c1, 0x0 },
>> +	{ 0x107c1, 0x0 },
>> +	{ 0x1107c1, 0x0 },
>> +	{ 0x2107c1, 0x0 },
>> +	{ 0x108c1, 0x0 },
>> +	{ 0x1108c1, 0x0 },
>> +	{ 0x2108c1, 0x0 },
>> +	{ 0x110c1, 0x0 },
>> +	{ 0x1110c1, 0x0 },
>> +	{ 0x2110c1, 0x0 },
>> +	{ 0x111c1, 0x0 },
>> +	{ 0x1111c1, 0x0 },
>> +	{ 0x2111c1, 0x0 },
>> +	{ 0x112c1, 0x0 },
>> +	{ 0x1112c1, 0x0 },
>> +	{ 0x2112c1, 0x0 },
>> +	{ 0x113c1, 0x0 },
>> +	{ 0x1113c1, 0x0 },
>> +	{ 0x2113c1, 0x0 },
>> +	{ 0x114c1, 0x0 },
>> +	{ 0x1114c1, 0x0 },
>> +	{ 0x2114c1, 0x0 },
>> +	{ 0x115c1, 0x0 },
>> +	{ 0x1115c1, 0x0 },
>> +	{ 0x2115c1, 0x0 },
>> +	{ 0x116c1, 0x0 },
>> +	{ 0x1116c1, 0x0 },
>> +	{ 0x2116c1, 0x0 },
>> +	{ 0x117c1, 0x0 },
>> +	{ 0x1117c1, 0x0 },
>> +	{ 0x2117c1, 0x0 },
>> +	{ 0x118c1, 0x0 },
>> +	{ 0x1118c1, 0x0 },
>> +	{ 0x2118c1, 0x0 },
>> +	{ 0x120c1, 0x0 },
>> +	{ 0x1120c1, 0x0 },
>> +	{ 0x2120c1, 0x0 },
>> +	{ 0x121c1, 0x0 },
>> +	{ 0x1121c1, 0x0 },
>> +	{ 0x2121c1, 0x0 },
>> +	{ 0x122c1, 0x0 },
>> +	{ 0x1122c1, 0x0 },
>> +	{ 0x2122c1, 0x0 },
>> +	{ 0x123c1, 0x0 },
>> +	{ 0x1123c1, 0x0 },
>> +	{ 0x2123c1, 0x0 },
>> +	{ 0x124c1, 0x0 },
>> +	{ 0x1124c1, 0x0 },
>> +	{ 0x2124c1, 0x0 },
>> +	{ 0x125c1, 0x0 },
>> +	{ 0x1125c1, 0x0 },
>> +	{ 0x2125c1, 0x0 },
>> +	{ 0x126c1, 0x0 },
>> +	{ 0x1126c1, 0x0 },
>> +	{ 0x2126c1, 0x0 },
>> +	{ 0x127c1, 0x0 },
>> +	{ 0x1127c1, 0x0 },
>> +	{ 0x2127c1, 0x0 },
>> +	{ 0x128c1, 0x0 },
>> +	{ 0x1128c1, 0x0 },
>> +	{ 0x2128c1, 0x0 },
>> +	{ 0x130c1, 0x0 },
>> +	{ 0x1130c1, 0x0 },
>> +	{ 0x2130c1, 0x0 },
>> +	{ 0x131c1, 0x0 },
>> +	{ 0x1131c1, 0x0 },
>> +	{ 0x2131c1, 0x0 },
>> +	{ 0x132c1, 0x0 },
>> +	{ 0x1132c1, 0x0 },
>> +	{ 0x2132c1, 0x0 },
>> +	{ 0x133c1, 0x0 },
>> +	{ 0x1133c1, 0x0 },
>> +	{ 0x2133c1, 0x0 },
>> +	{ 0x134c1, 0x0 },
>> +	{ 0x1134c1, 0x0 },
>> +	{ 0x2134c1, 0x0 },
>> +	{ 0x135c1, 0x0 },
>> +	{ 0x1135c1, 0x0 },
>> +	{ 0x2135c1, 0x0 },
>> +	{ 0x136c1, 0x0 },
>> +	{ 0x1136c1, 0x0 },
>> +	{ 0x2136c1, 0x0 },
>> +	{ 0x137c1, 0x0 },
>> +	{ 0x1137c1, 0x0 },
>> +	{ 0x2137c1, 0x0 },
>> +	{ 0x138c1, 0x0 },
>> +	{ 0x1138c1, 0x0 },
>> +	{ 0x2138c1, 0x0 },
>> +	{ 0x10020, 0x0 },
>> +	{ 0x110020, 0x0 },
>> +	{ 0x210020, 0x0 },
>> +	{ 0x11020, 0x0 },
>> +	{ 0x111020, 0x0 },
>> +	{ 0x211020, 0x0 },
>> +	{ 0x12020, 0x0 },
>> +	{ 0x112020, 0x0 },
>> +	{ 0x212020, 0x0 },
>> +	{ 0x13020, 0x0 },
>> +	{ 0x113020, 0x0 },
>> +	{ 0x213020, 0x0 },
>> +	{ 0x20072, 0x0 },
>> +	{ 0x20073, 0x0 },
>> +	{ 0x20074, 0x0 },
>> +	{ 0x100aa, 0x0 },
>> +	{ 0x110aa, 0x0 },
>> +	{ 0x120aa, 0x0 },
>> +	{ 0x130aa, 0x0 },
>> +	{ 0x20010, 0x0 },
>> +	{ 0x120010, 0x0 },
>> +	{ 0x220010, 0x0 },
>> +	{ 0x20011, 0x0 },
>> +	{ 0x120011, 0x0 },
>> +	{ 0x220011, 0x0 },
>> +	{ 0x100ae, 0x0 },
>> +	{ 0x1100ae, 0x0 },
>> +	{ 0x2100ae, 0x0 },
>> +	{ 0x100af, 0x0 },
>> +	{ 0x1100af, 0x0 },
>> +	{ 0x2100af, 0x0 },
>> +	{ 0x110ae, 0x0 },
>> +	{ 0x1110ae, 0x0 },
>> +	{ 0x2110ae, 0x0 },
>> +	{ 0x110af, 0x0 },
>> +	{ 0x1110af, 0x0 },
>> +	{ 0x2110af, 0x0 },
>> +	{ 0x120ae, 0x0 },
>> +	{ 0x1120ae, 0x0 },
>> +	{ 0x2120ae, 0x0 },
>> +	{ 0x120af, 0x0 },
>> +	{ 0x1120af, 0x0 },
>> +	{ 0x2120af, 0x0 },
>> +	{ 0x130ae, 0x0 },
>> +	{ 0x1130ae, 0x0 },
>> +	{ 0x2130ae, 0x0 },
>> +	{ 0x130af, 0x0 },
>> +	{ 0x1130af, 0x0 },
>> +	{ 0x2130af, 0x0 },
>> +	{ 0x20020, 0x0 },
>> +	{ 0x120020, 0x0 },
>> +	{ 0x220020, 0x0 },
>> +	{ 0x100a0, 0x0 },
>> +	{ 0x100a1, 0x0 },
>> +	{ 0x100a2, 0x0 },
>> +	{ 0x100a3, 0x0 },
>> +	{ 0x100a4, 0x0 },
>> +	{ 0x100a5, 0x0 },
>> +	{ 0x100a6, 0x0 },
>> +	{ 0x100a7, 0x0 },
>> +	{ 0x110a0, 0x0 },
>> +	{ 0x110a1, 0x0 },
>> +	{ 0x110a2, 0x0 },
>> +	{ 0x110a3, 0x0 },
>> +	{ 0x110a4, 0x0 },
>> +	{ 0x110a5, 0x0 },
>> +	{ 0x110a6, 0x0 },
>> +	{ 0x110a7, 0x0 },
>> +	{ 0x120a0, 0x0 },
>> +	{ 0x120a1, 0x0 },
>> +	{ 0x120a2, 0x0 },
>> +	{ 0x120a3, 0x0 },
>> +	{ 0x120a4, 0x0 },
>> +	{ 0x120a5, 0x0 },
>> +	{ 0x120a6, 0x0 },
>> +	{ 0x120a7, 0x0 },
>> +	{ 0x130a0, 0x0 },
>> +	{ 0x130a1, 0x0 },
>> +	{ 0x130a2, 0x0 },
>> +	{ 0x130a3, 0x0 },
>> +	{ 0x130a4, 0x0 },
>> +	{ 0x130a5, 0x0 },
>> +	{ 0x130a6, 0x0 },
>> +	{ 0x130a7, 0x0 },
>> +	{ 0x2007c, 0x0 },
>> +	{ 0x12007c, 0x0 },
>> +	{ 0x22007c, 0x0 },
>> +	{ 0x2007d, 0x0 },
>> +	{ 0x12007d, 0x0 },
>> +	{ 0x22007d, 0x0 },
>> +	{ 0x400fd, 0x0 },
>> +	{ 0x400c0, 0x0 },
>> +	{ 0x90201, 0x0 },
>> +	{ 0x190201, 0x0 },
>> +	{ 0x290201, 0x0 },
>> +	{ 0x90202, 0x0 },
>> +	{ 0x190202, 0x0 },
>> +	{ 0x290202, 0x0 },
>> +	{ 0x90203, 0x0 },
>> +	{ 0x190203, 0x0 },
>> +	{ 0x290203, 0x0 },
>> +	{ 0x90204, 0x0 },
>> +	{ 0x190204, 0x0 },
>> +	{ 0x290204, 0x0 },
>> +	{ 0x90205, 0x0 },
>> +	{ 0x190205, 0x0 },
>> +	{ 0x290205, 0x0 },
>> +	{ 0x90206, 0x0 },
>> +	{ 0x190206, 0x0 },
>> +	{ 0x290206, 0x0 },
>> +	{ 0x90207, 0x0 },
>> +	{ 0x190207, 0x0 },
>> +	{ 0x290207, 0x0 },
>> +	{ 0x90208, 0x0 },
>> +	{ 0x190208, 0x0 },
>> +	{ 0x290208, 0x0 },
>> +	{ 0x10062, 0x0 },
>> +	{ 0x10162, 0x0 },
>> +	{ 0x10262, 0x0 },
>> +	{ 0x10362, 0x0 },
>> +	{ 0x10462, 0x0 },
>> +	{ 0x10562, 0x0 },
>> +	{ 0x10662, 0x0 },
>> +	{ 0x10762, 0x0 },
>> +	{ 0x10862, 0x0 },
>> +	{ 0x11062, 0x0 },
>> +	{ 0x11162, 0x0 },
>> +	{ 0x11262, 0x0 },
>> +	{ 0x11362, 0x0 },
>> +	{ 0x11462, 0x0 },
>> +	{ 0x11562, 0x0 },
>> +	{ 0x11662, 0x0 },
>> +	{ 0x11762, 0x0 },
>> +	{ 0x11862, 0x0 },
>> +	{ 0x12062, 0x0 },
>> +	{ 0x12162, 0x0 },
>> +	{ 0x12262, 0x0 },
>> +	{ 0x12362, 0x0 },
>> +	{ 0x12462, 0x0 },
>> +	{ 0x12562, 0x0 },
>> +	{ 0x12662, 0x0 },
>> +	{ 0x12762, 0x0 },
>> +	{ 0x12862, 0x0 },
>> +	{ 0x13062, 0x0 },
>> +	{ 0x13162, 0x0 },
>> +	{ 0x13262, 0x0 },
>> +	{ 0x13362, 0x0 },
>> +	{ 0x13462, 0x0 },
>> +	{ 0x13562, 0x0 },
>> +	{ 0x13662, 0x0 },
>> +	{ 0x13762, 0x0 },
>> +	{ 0x13862, 0x0 },
>> +	{ 0x20077, 0x0 },
>> +	{ 0x10001, 0x0 },
>> +	{ 0x11001, 0x0 },
>> +	{ 0x12001, 0x0 },
>> +	{ 0x13001, 0x0 },
>> +	{ 0x10040, 0x0 },
>> +	{ 0x10140, 0x0 },
>> +	{ 0x10240, 0x0 },
>> +	{ 0x10340, 0x0 },
>> +	{ 0x10440, 0x0 },
>> +	{ 0x10540, 0x0 },
>> +	{ 0x10640, 0x0 },
>> +	{ 0x10740, 0x0 },
>> +	{ 0x10840, 0x0 },
>> +	{ 0x10030, 0x0 },
>> +	{ 0x10130, 0x0 },
>> +	{ 0x10230, 0x0 },
>> +	{ 0x10330, 0x0 },
>> +	{ 0x10430, 0x0 },
>> +	{ 0x10530, 0x0 },
>> +	{ 0x10630, 0x0 },
>> +	{ 0x10730, 0x0 },
>> +	{ 0x10830, 0x0 },
>> +	{ 0x11040, 0x0 },
>> +	{ 0x11140, 0x0 },
>> +	{ 0x11240, 0x0 },
>> +	{ 0x11340, 0x0 },
>> +	{ 0x11440, 0x0 },
>> +	{ 0x11540, 0x0 },
>> +	{ 0x11640, 0x0 },
>> +	{ 0x11740, 0x0 },
>> +	{ 0x11840, 0x0 },
>> +	{ 0x11030, 0x0 },
>> +	{ 0x11130, 0x0 },
>> +	{ 0x11230, 0x0 },
>> +	{ 0x11330, 0x0 },
>> +	{ 0x11430, 0x0 },
>> +	{ 0x11530, 0x0 },
>> +	{ 0x11630, 0x0 },
>> +	{ 0x11730, 0x0 },
>> +	{ 0x11830, 0x0 },
>> +	{ 0x12040, 0x0 },
>> +	{ 0x12140, 0x0 },
>> +	{ 0x12240, 0x0 },
>> +	{ 0x12340, 0x0 },
>> +	{ 0x12440, 0x0 },
>> +	{ 0x12540, 0x0 },
>> +	{ 0x12640, 0x0 },
>> +	{ 0x12740, 0x0 },
>> +	{ 0x12840, 0x0 },
>> +	{ 0x12030, 0x0 },
>> +	{ 0x12130, 0x0 },
>> +	{ 0x12230, 0x0 },
>> +	{ 0x12330, 0x0 },
>> +	{ 0x12430, 0x0 },
>> +	{ 0x12530, 0x0 },
>> +	{ 0x12630, 0x0 },
>> +	{ 0x12730, 0x0 },
>> +	{ 0x12830, 0x0 },
>> +	{ 0x13040, 0x0 },
>> +	{ 0x13140, 0x0 },
>> +	{ 0x13240, 0x0 },
>> +	{ 0x13340, 0x0 },
>> +	{ 0x13440, 0x0 },
>> +	{ 0x13540, 0x0 },
>> +	{ 0x13640, 0x0 },
>> +	{ 0x13740, 0x0 },
>> +	{ 0x13840, 0x0 },
>> +	{ 0x13030, 0x0 },
>> +	{ 0x13130, 0x0 },
>> +	{ 0x13230, 0x0 },
>> +	{ 0x13330, 0x0 },
>> +	{ 0x13430, 0x0 },
>> +	{ 0x13530, 0x0 },
>> +	{ 0x13630, 0x0 },
>> +	{ 0x13730, 0x0 },
>> +	{ 0x13830, 0x0 },
>> +};
>> +
>> +/* P0 message block paremeter for training firmware */
>> +struct dram_cfg_param ddr_fsp0_cfg[] = {
>> +	{0xd0000, 0x0},
>> +	{0x54003, 0xbb8},
>> +	{0x54004, 0x2},
>> +	{0x54005, 0x2228},
>> +	{0x54006, 0x11},
>> +	{0x54008, 0x131f},
>> +	{0x54009, 0xc8},
>> +	{0x5400b, 0x2},
>> +	{0x5400d, 0x100},
>> +	{0x54012, 0x110},
>> +	{0x54019, 0x2dd4},
>> +	{0x5401a, 0x31},
>> +	{0x5401b, 0x4d66},
>> +	{0x5401c, 0x4d00},
>> +	{0x5401e, 0x16},
>> +	{0x5401f, 0x2dd4},
>> +	{0x54020, 0x31},
>> +	{0x54021, 0x4d66},
>> +	{0x54022, 0x4d00},
>> +	{0x54024, 0x16},
>> +	{0x5402b, 0x1000},
>> +	{0x5402c, 0x1},
>> +	{0x54032, 0xd400},
>> +	{0x54033, 0x312d},
>> +	{0x54034, 0x6600},
>> +	{0x54035, 0x4d},
>> +	{0x54036, 0x4d},
>> +	{0x54037, 0x1600},
>> +	{0x54038, 0xd400},
>> +	{0x54039, 0x312d},
>> +	{0x5403a, 0x6600},
>> +	{0x5403b, 0x4d},
>> +	{0x5403c, 0x4d},
>> +	{0x5403d, 0x1600},
>> +	{0xd0000, 0x1},
>> +};
>> +
>> +/* P1 message block paremeter for training firmware */
>> +static struct dram_cfg_param ddr_fsp1_cfg[] = {
>> +	{0xd0000, 0x0},
>> +	{0x54002, 0x101},
>> +	{0x54003, 0x190},
>> +	{0x54004, 0x2},
>> +	{0x54005, 0x2228},
>> +	{0x54006, 0x11},
>> +	{0x54008, 0x121f},
>> +	{0x54009, 0xc8},
>> +	{0x5400b, 0x2},
>> +	{0x5400d, 0x100},
>> +	{0x54012, 0x110},
>> +	{0x54019, 0x84},
>> +	{0x5401a, 0x31},
>> +	{0x5401b, 0x4d66},
>> +	{0x5401c, 0x4d00},
>> +	{0x5401e, 0x16},
>> +	{0x5401f, 0x84},
>> +	{0x54020, 0x31},
>> +	{0x54021, 0x4d66},
>> +	{0x54022, 0x4d00},
>> +	{0x54024, 0x16},
>> +	{0x5402b, 0x1000},
>> +	{0x5402c, 0x1},
>> +	{0x54032, 0x8400},
>> +	{0x54033, 0x3100},
>> +	{0x54034, 0x6600},
>> +	{0x54035, 0x4d},
>> +	{0x54036, 0x4d},
>> +	{0x54037, 0x1600},
>> +	{0x54038, 0x8400},
>> +	{0x54039, 0x3100},
>> +	{0x5403a, 0x6600},
>> +	{0x5403b, 0x4d},
>> +	{0x5403c, 0x4d},
>> +	{0x5403d, 0x1600},
>> +	{0xd0000, 0x1},
>> +};
>> +
>> +/* P2 message block paremeter for training firmware */
>> +static struct dram_cfg_param ddr_fsp2_cfg[] = {
>> +	{0xd0000, 0x0},
>> +	{0x54002, 0x102},
>> +	{0x54003, 0x64},
>> +	{0x54004, 0x2},
>> +	{0x54005, 0x2228},
>> +	{0x54006, 0x11},
>> +	{0x54008, 0x121f},
>> +	{0x54009, 0xc8},
>> +	{0x5400b, 0x2},
>> +	{0x5400d, 0x100},
>> +	{0x54012, 0x110},
>> +	{0x54019, 0x84},
>> +	{0x5401a, 0x31},
>> +	{0x5401b, 0x4d66},
>> +	{0x5401c, 0x4d00},
>> +	{0x5401e, 0x16},
>> +	{0x5401f, 0x84},
>> +	{0x54020, 0x31},
>> +	{0x54021, 0x4d66},
>> +	{0x54022, 0x4d00},
>> +	{0x54024, 0x16},
>> +	{0x5402b, 0x1000},
>> +	{0x5402c, 0x1},
>> +	{0x54032, 0x8400},
>> +	{0x54033, 0x3100},
>> +	{0x54034, 0x6600},
>> +	{0x54035, 0x4d},
>> +	{0x54036, 0x4d},
>> +	{0x54037, 0x1600},
>> +	{0x54038, 0x8400},
>> +	{0x54039, 0x3100},
>> +	{0x5403a, 0x6600},
>> +	{0x5403b, 0x4d},
>> +	{0x5403c, 0x4d},
>> +	{0x5403d, 0x1600},
>> +	{0xd0000, 0x1},
>> +};
>> +
>> +/* P0 2D message block paremeter for training firmware */
>> +static struct dram_cfg_param ddr_fsp0_2d_cfg[] = {
>> +	{0xd0000, 0x0},
>> +	{0x54003, 0xbb8},
>> +	{0x54004, 0x2},
>> +	{0x54005, 0x2228},
>> +	{0x54006, 0x11},
>> +	{0x54008, 0x61},
>> +	{0x54009, 0xc8},
>> +	{0x5400b, 0x2},
>> +	{0x5400f, 0x100},
>> +	{0x54010, 0x1f7f},
>> +	{0x54012, 0x110},
>> +	{0x54019, 0x2dd4},
>> +	{0x5401a, 0x31},
>> +	{0x5401b, 0x4d66},
>> +	{0x5401c, 0x4d00},
>> +	{0x5401e, 0x16},
>> +	{0x5401f, 0x2dd4},
>> +	{0x54020, 0x31},
>> +	{0x54021, 0x4d66},
>> +	{0x54022, 0x4d00},
>> +	{0x54024, 0x16},
>> +	{0x5402b, 0x1000},
>> +	{0x5402c, 0x1},
>> +	{0x54032, 0xd400},
>> +	{0x54033, 0x312d},
>> +	{0x54034, 0x6600},
>> +	{0x54035, 0x4d},
>> +	{0x54036, 0x4d},
>> +	{0x54037, 0x1600},
>> +	{0x54038, 0xd400},
>> +	{0x54039, 0x312d},
>> +	{0x5403a, 0x6600},
>> +	{0x5403b, 0x4d},
>> +	{0x5403c, 0x4d},
>> +	{0x5403d, 0x1600},
>> +	{ 0xd0000, 0x1 },
>> +};
>> +
>> +/* DRAM PHY init engine image */
>> +static struct dram_cfg_param ddr_phy_pie[] = {
>> +	{0xd0000, 0x0},
>> +	{0x90000, 0x10},
>> +	{0x90001, 0x400},
>> +	{0x90002, 0x10e},
>> +	{0x90003, 0x0},
>> +	{0x90004, 0x0},
>> +	{0x90005, 0x8},
>> +	{0x90029, 0xb},
>> +	{0x9002a, 0x480},
>> +	{0x9002b, 0x109},
>> +	{0x9002c, 0x8},
>> +	{0x9002d, 0x448},
>> +	{0x9002e, 0x139},
>> +	{0x9002f, 0x8},
>> +	{0x90030, 0x478},
>> +	{0x90031, 0x109},
>> +	{0x90032, 0x0},
>> +	{0x90033, 0xe8},
>> +	{0x90034, 0x109},
>> +	{0x90035, 0x2},
>> +	{0x90036, 0x10},
>> +	{0x90037, 0x139},
>> +	{0x90038, 0xf},
>> +	{0x90039, 0x7c0},
>> +	{0x9003a, 0x139},
>> +	{0x9003b, 0x44},
>> +	{0x9003c, 0x630},
>> +	{0x9003d, 0x159},
>> +	{0x9003e, 0x14f},
>> +	{0x9003f, 0x630},
>> +	{0x90040, 0x159},
>> +	{0x90041, 0x47},
>> +	{0x90042, 0x630},
>> +	{0x90043, 0x149},
>> +	{0x90044, 0x4f},
>> +	{0x90045, 0x630},
>> +	{0x90046, 0x179},
>> +	{0x90047, 0x8},
>> +	{0x90048, 0xe0},
>> +	{0x90049, 0x109},
>> +	{0x9004a, 0x0},
>> +	{0x9004b, 0x7c8},
>> +	{0x9004c, 0x109},
>> +	{0x9004d, 0x0},
>> +	{0x9004e, 0x1},
>> +	{0x9004f, 0x8},
>> +	{0x90050, 0x0},
>> +	{0x90051, 0x45a},
>> +	{0x90052, 0x9},
>> +	{0x90053, 0x0},
>> +	{0x90054, 0x448},
>> +	{0x90055, 0x109},
>> +	{0x90056, 0x40},
>> +	{0x90057, 0x630},
>> +	{0x90058, 0x179},
>> +	{0x90059, 0x1},
>> +	{0x9005a, 0x618},
>> +	{0x9005b, 0x109},
>> +	{0x9005c, 0x40c0},
>> +	{0x9005d, 0x630},
>> +	{0x9005e, 0x149},
>> +	{0x9005f, 0x8},
>> +	{0x90060, 0x4},
>> +	{0x90061, 0x48},
>> +	{0x90062, 0x4040},
>> +	{0x90063, 0x630},
>> +	{0x90064, 0x149},
>> +	{0x90065, 0x0},
>> +	{0x90066, 0x4},
>> +	{0x90067, 0x48},
>> +	{0x90068, 0x40},
>> +	{0x90069, 0x630},
>> +	{0x9006a, 0x149},
>> +	{0x9006b, 0x10},
>> +	{0x9006c, 0x4},
>> +	{0x9006d, 0x18},
>> +	{0x9006e, 0x0},
>> +	{0x9006f, 0x4},
>> +	{0x90070, 0x78},
>> +	{0x90071, 0x549},
>> +	{0x90072, 0x630},
>> +	{0x90073, 0x159},
>> +	{0x90074, 0xd49},
>> +	{0x90075, 0x630},
>> +	{0x90076, 0x159},
>> +	{0x90077, 0x94a},
>> +	{0x90078, 0x630},
>> +	{0x90079, 0x159},
>> +	{0x9007a, 0x441},
>> +	{0x9007b, 0x630},
>> +	{0x9007c, 0x149},
>> +	{0x9007d, 0x42},
>> +	{0x9007e, 0x630},
>> +	{0x9007f, 0x149},
>> +	{0x90080, 0x1},
>> +	{0x90081, 0x630},
>> +	{0x90082, 0x149},
>> +	{0x90083, 0x0},
>> +	{0x90084, 0xe0},
>> +	{0x90085, 0x109},
>> +	{0x90086, 0xa},
>> +	{0x90087, 0x10},
>> +	{0x90088, 0x109},
>> +	{0x90089, 0x9},
>> +	{0x9008a, 0x3c0},
>> +	{0x9008b, 0x149},
>> +	{0x9008c, 0x9},
>> +	{0x9008d, 0x3c0},
>> +	{0x9008e, 0x159},
>> +	{0x9008f, 0x18},
>> +	{0x90090, 0x10},
>> +	{0x90091, 0x109},
>> +	{0x90092, 0x0},
>> +	{0x90093, 0x3c0},
>> +	{0x90094, 0x109},
>> +	{0x90095, 0x18},
>> +	{0x90096, 0x4},
>> +	{0x90097, 0x48},
>> +	{0x90098, 0x18},
>> +	{0x90099, 0x4},
>> +	{0x9009a, 0x58},
>> +	{0x9009b, 0xa},
>> +	{0x9009c, 0x10},
>> +	{0x9009d, 0x109},
>> +	{0x9009e, 0x2},
>> +	{0x9009f, 0x10},
>> +	{0x900a0, 0x109},
>> +	{0x900a1, 0x5},
>> +	{0x900a2, 0x7c0},
>> +	{0x900a3, 0x109},
>> +	{0x900a4, 0x10},
>> +	{0x900a5, 0x10},
>> +	{0x900a6, 0x109},
>> +	{0x40000, 0x811},
>> +	{0x40020, 0x880},
>> +	{0x40040, 0x0},
>> +	{0x40060, 0x0},
>> +	{0x40001, 0x4008},
>> +	{0x40021, 0x83},
>> +	{0x40041, 0x4f},
>> +	{0x40061, 0x0},
>> +	{0x40002, 0x4040},
>> +	{0x40022, 0x83},
>> +	{0x40042, 0x51},
>> +	{0x40062, 0x0},
>> +	{0x40003, 0x811},
>> +	{0x40023, 0x880},
>> +	{0x40043, 0x0},
>> +	{0x40063, 0x0},
>> +	{0x40004, 0x720},
>> +	{0x40024, 0xf},
>> +	{0x40044, 0x1740},
>> +	{0x40064, 0x0},
>> +	{0x40005, 0x16},
>> +	{0x40025, 0x83},
>> +	{0x40045, 0x4b},
>> +	{0x40065, 0x0},
>> +	{0x40006, 0x716},
>> +	{0x40026, 0xf},
>> +	{0x40046, 0x2001},
>> +	{0x40066, 0x0},
>> +	{0x40007, 0x716},
>> +	{0x40027, 0xf},
>> +	{0x40047, 0x2800},
>> +	{0x40067, 0x0},
>> +	{0x40008, 0x716},
>> +	{0x40028, 0xf},
>> +	{0x40048, 0xf00},
>> +	{0x40068, 0x0},
>> +	{0x40009, 0x720},
>> +	{0x40029, 0xf},
>> +	{0x40049, 0x1400},
>> +	{0x40069, 0x0},
>> +	{0x4000a, 0xe08},
>> +	{0x4002a, 0xc15},
>> +	{0x4004a, 0x0},
>> +	{0x4006a, 0x0},
>> +	{0x4000b, 0x623},
>> +	{0x4002b, 0x15},
>> +	{0x4004b, 0x0},
>> +	{0x4006b, 0x0},
>> +	{0x4000c, 0x4028},
>> +	{0x4002c, 0x80},
>> +	{0x4004c, 0x0},
>> +	{0x4006c, 0x0},
>> +	{0x4000d, 0xe08},
>> +	{0x4002d, 0xc1a},
>> +	{0x4004d, 0x0},
>> +	{0x4006d, 0x0},
>> +	{0x4000e, 0x623},
>> +	{0x4002e, 0x1a},
>> +	{0x4004e, 0x0},
>> +	{0x4006e, 0x0},
>> +	{0x4000f, 0x4040},
>> +	{0x4002f, 0x80},
>> +	{0x4004f, 0x0},
>> +	{0x4006f, 0x0},
>> +	{0x40010, 0x2604},
>> +	{0x40030, 0x15},
>> +	{0x40050, 0x0},
>> +	{0x40070, 0x0},
>> +	{0x40011, 0x708},
>> +	{0x40031, 0x5},
>> +	{0x40051, 0x0},
>> +	{0x40071, 0x2002},
>> +	{0x40012, 0x8},
>> +	{0x40032, 0x80},
>> +	{0x40052, 0x0},
>> +	{0x40072, 0x0},
>> +	{0x40013, 0x2604},
>> +	{0x40033, 0x1a},
>> +	{0x40053, 0x0},
>> +	{0x40073, 0x0},
>> +	{0x40014, 0x708},
>> +	{0x40034, 0xa},
>> +	{0x40054, 0x0},
>> +	{0x40074, 0x2002},
>> +	{0x40015, 0x4040},
>> +	{0x40035, 0x80},
>> +	{0x40055, 0x0},
>> +	{0x40075, 0x0},
>> +	{0x40016, 0x60a},
>> +	{0x40036, 0x15},
>> +	{0x40056, 0x1200},
>> +	{0x40076, 0x0},
>> +	{0x40017, 0x61a},
>> +	{0x40037, 0x15},
>> +	MIME-Version: 1.0
>>
>> +	{0x40077, 0x0},
>> +	{0x40018, 0x60a},
>> +	{0x40038, 0x1a},
>> +	{0x40058, 0x1200},
>> +	{0x40078, 0x0},
>> +	{0x40019, 0x642},
>> +	{0x40039, 0x1a},
>> +	{0x40059, 0x1300},
>> +	{0x40079, 0x0},
>> +	{0x4001a, 0x4808},
>> +	{0x4003a, 0x880},
>> +	{0x4005a, 0x0},
>> +	{0x4007a, 0x0},
>> +	{0x900a7, 0x0},
>> +	{0x900a8, 0x790},
>> +	{0x900a9, 0x11a},
>> +	{0x900aa, 0x8},
>> +	{0x900ab, 0x7aa},
>> +	{0x900ac, 0x2a},
>> +	{0x900ad, 0x10},
>> +	{0x900ae, 0x7b2},
>> +	{0x900af, 0x2a},
>> +	{0x900b0, 0x0},
>> +	{0x900b1, 0x7c8},
>> +	{0x900b2, 0x109},
>> +	{0x900b3, 0x10},
>> +	{0x900b4, 0x2a8},
>> +	{0x900b5, 0x129},
>> +	{0x900b6, 0x8},
>> +	{0x900b7, 0x370},
>> +	{0x900b8, 0x129},
>> +	{0x900b9, 0xa},
>> +	{0x900ba, 0x3c8},
>> +	{0x900bb, 0x1a9},
>> +	{0x900bc, 0xc},
>> +	{0x900bd, 0x408},
>> +	{0x900be, 0x199},
>> +	{0x900bf, 0x14},
>> +	{0x900c0, 0x790},
>> +	{0x900c1, 0x11a},
>> +	{0x900c2, 0x8},
>> +	{0x900c3, 0x4},
>> +	{0x900c4, 0x18},
>> +	{0x900c5, 0xe},
>> +	{0x900c6, 0x408},
>> +	{0x900c7, 0x199},
>> +	{0x900c8, 0x8},
>> +	{0x900c9, 0x8568},
>> +	{0x900ca, 0x108},
>> +	{0x900cb, 0x18},
>> +	{0x900cc, 0x790},
>> +	{0x900cd, 0x16a},
>> +	{0x900ce, 0x8},
>> +	{0x900cf, 0x1d8},
>> +	{0x900d0, 0x169},
>> +	{0x900d1, 0x10},
>> +	{0x900d2, 0x8558},
>> +	{0x900d3, 0x168},
>> +	{0x900d4, 0x70},
>> +	{0x900d5, 0x788},
>> +	{0x900d6, 0x16a},
>> +	{0x900d7, 0x1ff8},
>> +	{0x900d8, 0x85a8},
>> +	{0x900d9, 0x1e8},
>> +	{0x900da, 0x50},
>> +	{0x900db, 0x798},
>> +	{0x900dc, 0x16a},
>> +	{0x900dd, 0x60},
>> +	{0x900de, 0x7a0},
>> +	{0x900df, 0x16a},
>> +	{0x900e0, 0x8},
>> +	{0x900e1, 0x8310},
>> +	{0x900e2, 0x168},
>> +	{0x900e3, 0x8},
>> +	{0x900e4, 0xa310},
>> +	{0x900e5, 0x168},
>> +	{0x900e6, 0xa},
>> +	{0x900e7, 0x408},
>> +	{0x900e8, 0x169},
>> +	{0x900e9, 0x6e},
>> +	{0x900ea, 0x0},
>> +	{0x900eb, 0x68},
>> +	{0x900ec, 0x0},
>> +	{0x900ed, 0x408},
>> +	{0x900ee, 0x169},
>> +	{0x900ef, 0x0},
>> +	{0x900f0, 0x8310},
>> +	{0x900f1, 0x168},
>> +	{0x900f2, 0x0},
>> +	{0x900f3, 0xa310},
>> +	{0x900f4, 0x168},
>> +	{0x900f5, 0x1ff8},
>> +	{0x900f6, 0x85a8},
>> +	{0x900f7, 0x1e8},
>> +	{0x900f8, 0x68},
>> +	{0x900f9, 0x798},
>> +	{0x900fa, 0x16a},
>> +	{0x900fb, 0x78},
>> +	{0x900fc, 0x7a0},
>> +	{0x900fd, 0x16a},
>> +	{0x900fe, 0x68},
>> +	{0x900ff, 0x790},
>> +	{0x90100, 0x16a},
>> +	{0x90101, 0x8},
>> +	{0x90102, 0x8b10},
>> +	{0x90103, 0x168},
>> +	{0x90104, 0x8},
>> +	{0x90105, 0xab10},
>> +	{0x90106, 0x168},
>> +	{0x90107, 0xa},
>> +	{0x90108, 0x408},
>> +	{0x90109, 0x169},
>> +	{0x9010a, 0x58},
>> +	{0x9010b, 0x0},
>> +	{0x9010c, 0x68},
>> +	{0x9010d, 0x0},
>> +	{0x9010e, 0x408},
>> +	{0x9010f, 0x169},
>> +	{0x90110, 0x0},
>> +	{0x90111, 0x8b10},
>> +	{0x90112, 0x168},
>> +	{0x90113, 0x0},
>> +	{0x90114, 0xab10},
>> +	{0x90115, 0x168},
>> +	{0x90116, 0x0},
>> +	{0x90117, 0x1d8},
>> +	{0x90118, 0x169},
>> +	{0x90119, 0x80},
>> +	{0x9011a, 0x790},
>> +	{0x9011b, 0x16a},
>> +	{0x9011c, 0x18},
>> +	{0x9011d, 0x7aa},
>> +	{0x9011e, 0x6a},
>> +	{0x9011f, 0xa},
>> +	{0x90120, 0x0},
>> +	{0x90121, 0x1e9},
>> +	{0x90122, 0x8},
>> +	{0x90123, 0x8080},
>> +	{0x90124, 0x108},
>> +	{0x90125, 0xf},
>> +	{0x90126, 0x408},
>> +	{0x90127, 0x169},
>> +	{0x90128, 0xc},
>> +	{0x90129, 0x0},
>> +	{0x9012a, 0x68},
>> +	{0x9012b, 0x9},
>> +	{0x9012c, 0x0},
>> +	{0x9012d, 0x1a9},
>> +	{0x9012e, 0x0},
>> +	{0x9012f, 0x408},
>> +	{0x90130, 0x169},
>> +	{0x90131, 0x0},
>> +	{0x90132, 0x8080},
>> +	{0x90133, 0x108},
>> +	{0x90134, 0x8},
>> +	{0x90135, 0x7aa},
>> +	{0x90136, 0x6a},
>> +	{0x90137, 0x0},
>> +	{0x90138, 0x8568},
>> +	{0x90139, 0x108},
>> +	{0x9013a, 0xb7},
>> +	{0x9013b, 0x790},
>> +	{0x9013c, 0x16a},
>> +	{0x9013d, 0x1f},
>> +	{0x9013e, 0x0},
>> +	{0x9013f, 0x68},
>> +	{0x90140, 0x8},
>> +	{0x90141, 0x8558},
>> +	{0x90142, 0x168},
>> +	{0x90143, 0xf},
>> +	{0x90144, 0x408},
>> +	{0x90145, 0x169},
>> +	{0x90146, 0xc},
>> +	{0x90147, 0x0},
>> +	{0x90148, 0x68},
>> +	{0x90149, 0x0},
>> +	{0x9014a, 0x408},
>> +	{0x9014b, 0x169},
>> +	{0x9014c, 0x0},
>> +	{0x9014d, 0x8558},
>> +	{0x9014e, 0x168},
>> +	{0x9014f, 0x8},
>> +	{0x90150, 0x3c8},
>> +	{0x90151, 0x1a9},
>> +	{0x90152, 0x3},
>> +	{0x90153, 0x370},
>> +	{0x90154, 0x129},
>> +	{0x90155, 0x20},
>> +	{0x90156, 0x2aa},
>> +	{0x90157, 0x9},
>> +	{0x90158, 0x0},
>> +	{0x90159, 0x400},
>> +	{0x9015a, 0x10e},
>> +	{0x9015b, 0x8},
>> +	{0x9015c, 0xe8},
>> +	{0x9015d, 0x109},
>> +	{0x9015e, 0x0},
>> +	{0x9015f, 0x8140},
>> +	{0x90160, 0x10c},
>> +	{0x90161, 0x10},
>> +	{0x90162, 0x8138},
>> +	{0x90163, 0x10c},
>> +	{0x90164, 0x8},
>> +	{0x90165, 0x7c8},
>> +	{0x90166, 0x101},
>> +	{0x90167, 0x8},
>> +	{0x90168, 0x0},
>> +	{0x90169, 0x8},
>> +	{0x9016a, 0x8},
>> +	{0x9016b, 0x448},
>> +	{0x9016c, 0x109},
>> +	{0x9016d, 0xf},
>> +	{0x9016e, 0x7c0},
>> +	{0x9016f, 0x109},
>> +	{0x90170, 0x0},
>> +	{0x90171, 0xe8},
>> +	{0x90172, 0x109},
>> +	{0x90173, 0x47},
>> +	{0x90174, 0x630},
>> +	{0x90175, 0x109},
>> +	{0x90176, 0x8},
>> +	{0x90177, 0x618},
>> +	{0x90178, 0x109},
>> +	{0x90179, 0x8},
>> +	{0x9017a, 0xe0},
>> +	{0x9017b, 0x109},
>> +	{0x9017c, 0x0},
>> +	{0x9017d, 0x7c8},
>> +	{0x9017e, 0x109},
>> +	{0x9017f, 0x8},
>> +	{0x90180, 0x8140},
>> +	{0x90181, 0x10c},
>> +	{0x90182, 0x0},
>> +	{0x90183, 0x1},
>> +	{0x90184, 0x8},
>> +	{0x90185, 0x8},
>> +	{0x90186, 0x4},
>> +	{0x90187, 0x8},
>> +	{0x90188, 0x8},
>> +	{0x90189, 0x7c8},
>> +	{0x9018a, 0x101},
>> +	{0x90006, 0x0},
>> +	{0x90007, 0x0},
>> +	{0x90008, 0x8},
>> +	{0x90009, 0x0},
>> +	{0x9000a, 0x0},
>> +	{0x9000b, 0x0},
>> +	{0xd00e7, 0x400},
>> +	{0x90017, 0x0},
>> +	{0x9001f, 0x2a},
>> +	{0x90026, 0x6a},
>> +	{0x400d0, 0x0},
>> +	{0x400d1, 0x101},
>> +	{0x400d2, 0x105},
>> +	{0x400d3, 0x107},
>> +	{0x400d4, 0x10f},
>> +	{0x400d5, 0x202},
>> +	{0x400d6, 0x20a},
>> +	{0x400d7, 0x20b},
>> +	{0x2003a, 0x2},
>> +	{0x2000b, 0x5d},
>> +	{0x2000c, 0xbb},
>> +	{0x2000d, 0x753},
>> +	{0x2000e, 0x2c},
>> +	{0x12000b, 0xc},
>> +	{0x12000c, 0x19},
>> +	{0x12000d, 0xfa},
>> +	{0x12000e, 0x10},
>> +	{0x22000b, 0x3},
>> +	{0x22000c, 0x6},
>> +	{0x22000d, 0x3e},
>> +	{0x22000e, 0x10},
>> +	{0x9000c, 0x0},
>> +	{0x9000d, 0x173},
>> +	{0x9000e, 0x60},
>> +	{0x9000f, 0x6110},
>> +	{0x90010, 0x2152},
>> +	{0x90011, 0xdfbd},
>> +	{0x90012, 0x60},
>> +	{0x90013, 0x6152},
>> +	{0x20010, 0x5a},
>> +	{0x20011, 0x3},
>> +	{0x120010, 0x5a},
>> +	{0x120011, 0x3},
>> +	{0x220010, 0x5a},
>> +	{0x220011, 0x3},
>> +	{0x40080, 0xe0},
>> +	{0x40081, 0x12},
>> +	{0x40082, 0xe0},
>> +	{0x40083, 0x12},
>> +	{0x40084, 0xe0},
>> +	{0x40085, 0x12},
>> +	{0x140080, 0xe0},
>> +	{0x140081, 0x12},
>> +	{0x140082, 0xe0},
>> +	{0x140083, 0x12},
>> +	{0x140084, 0xe0},
>> +	{0x140085, 0x12},
>> +	{0x240080, 0xe0},
>> +	{0x240081, 0x12},
>> +	{0x240082, 0xe0},
>> +	{0x240083, 0x12},
>> +	{0x240084, 0xe0},
>> +	{0x240085, 0x12},
>> +	{0x400fd, 0xf},
>> +	{0x10011, 0x1},
>> +	{0x10012, 0x1},
>> +	{0x10013, 0x180},
>> +	{0x10018, 0x1},
>> +	{0x10002, 0x6209},
>> +	{0x100b2, 0x1},
>> +	{0x101b4, 0x1},
>> +	{0x102b4, 0x1},
>> +	{0x103b4, 0x1},
>> +	{0x104b4, 0x1},
>> +	{0x105b4, 0x1},
>> +	{0x106b4, 0x1},
>> +	{0x107b4, 0x1},
>> +	{0x108b4, 0x1},
>> +	{0x11011, 0x1},
>> +	{0x11012, 0x1},
>> +	{0x11013, 0x180},
>> +	{0x11018, 0x1},
>> +	{0x11002, 0x6209},
>> +	{0x110b2, 0x1},
>> +	{0x111b4, 0x1},
>> +	{0x112b4, 0x1},
>> +	{0x113b4, 0x1},
>> +	{0x114b4, 0x1},
>> +	{0x115b4, 0x1},
>> +	{0x116b4, 0x1},
>> +	{0x117b4, 0x1},
>> +	{0x118b4, 0x1},
>> +	{0x12011, 0x1},
>> +	{0x12012, 0x1},
>> +	{0x12013, 0x180},
>> +	{0x12018, 0x1},
>> +	{0x12002, 0x6209},
>> +	{0x120b2, 0x1},
>> +	{0x121b4, 0x1},
>> +	{0x122b4, 0x1},
>> +	{0x123b4, 0x1},
>> +	{0x124b4, 0x1},
>> +	{0x125b4, 0x1},
>> +	{0x126b4, 0x1},
>> +	{0x127b4, 0x1},
>> +	{0x128b4, 0x1},
>> +	{0x13011, 0x1},
>> +	{0x13012, 0x1},
>> +	{0x13013, 0x180},
>> +	{0x13018, 0x1},
>> +	{0x13002, 0x6209},
>> +	{0x130b2, 0x1},
>> +	{0x131b4, 0x1},
>> +	{0x132b4, 0x1},
>> +	{0x133b4, 0x1},
>> +	{0x134b4, 0x1},
>> +	{0x135b4, 0x1},
>> +	{0x136b4, 0x1},
>> +	{0x137b4, 0x1},
>> +	{0x138b4, 0x1},
>> +	{0x2003a, 0x2},
>> +	{0xc0080, 0x2},
>> +	{0xd0000, 0x1}
>> +};
>> +
>> +static struct dram_fsp_msg ddr_dram_fsp_msg[] = {
>> +	{
>> +		/* P0 3000mts 1D */
>> +		.drate = 3000,
>> +		.fw_type = FW_1D_IMAGE,
>> +		.fsp_cfg = ddr_fsp0_cfg,
>> +		.fsp_cfg_num = ARRAY_SIZE(ddr_fsp0_cfg),
>> +	},
>> +	{
>> +		/* P1 400mts 1D */
>> +		.drate = 400,
>> +		.fw_type = FW_1D_IMAGE,
>> +		.fsp_cfg = ddr_fsp1_cfg,
>> +		.fsp_cfg_num = ARRAY_SIZE(ddr_fsp1_cfg),
>> +	},
>> +	{
>> +		/* P2 100mts 1D */
>> +		.drate = 100,
>> +		.fw_type = FW_1D_IMAGE,
>> +		.fsp_cfg = ddr_fsp2_cfg,
>> +		.fsp_cfg_num = ARRAY_SIZE(ddr_fsp2_cfg),
>> +	},
>> +	{
>> +		/* P0 3000mts 2D */
>> +		.drate = 3000,
>> +		.fw_type = FW_2D_IMAGE,
>> +		.fsp_cfg = ddr_fsp0_2d_cfg,
>> +		.fsp_cfg_num = ARRAY_SIZE(ddr_fsp0_2d_cfg),
>> +	},
>> +};
>> +
>> +/* ddr timing config params */
>> +struct dram_timing_info dram_timing = {
>> +	.ddrc_cfg = ddr_ddrc_cfg,
>> +	.ddrc_cfg_num = ARRAY_SIZE(ddr_ddrc_cfg),
>> +	.ddrphy_cfg = ddr_ddrphy_cfg,
>> +	.ddrphy_cfg_num = ARRAY_SIZE(ddr_ddrphy_cfg),
>> +	.fsp_msg = ddr_dram_fsp_msg,
>> +	.fsp_msg_num = ARRAY_SIZE(ddr_dram_fsp_msg),
>> +	.ddrphy_trained_csr = ddr_ddrphy_trained_csr,
>> +	.ddrphy_trained_csr_num = ARRAY_SIZE(ddr_ddrphy_trained_csr),
>> +	.ddrphy_pie = ddr_phy_pie,
>> +	.ddrphy_pie_num = ARRAY_SIZE(ddr_phy_pie),
>> +	.fsp_table = { 3000, 400, 100, },
>> +};
>> diff --git a/board/phytec/phycore_imx8mm/phycore-imx8mm.c
>> b/board/phytec/phycore_imx8mm/phycore-imx8mm.c
>> new file mode 100644
>> index 000000000000..d2f3d23b7ead
>> --- /dev/null
>> +++ b/board/phytec/phycore_imx8mm/phycore-imx8mm.c
>> @@ -0,0 +1,53 @@
>> +// SPDX-License-Identifier: GPL-2.0-or-later
>> +/*
>> + * Copyright (C) 2019-2020 PHYTEC Messtechnik GmbH
>> + * Author: Teresa Remmet <t.remmet at phytec.de>
>> + */
>> +
>> +#include <common.h>
>> +#include <asm/arch/sys_proto.h>
>> +#include <asm/io.h>
>> +#include <asm/mach-imx/boot_mode.h>
>> +#include <env.h>
>> +#include <miiphy.h>
>> +
>> +DECLARE_GLOBAL_DATA_PTR;
>> +
>> +static int setup_fec(void)
>> +{
>> +	struct iomuxc_gpr_base_regs *gpr =
>> +		(struct iomuxc_gpr_base_regs *)IOMUXC_GPR_BASE_ADDR;
>> +
>> +	/* Use 125M anatop REF_CLK1 for ENET1, not from external */
>> +	clrsetbits_le32(&gpr->gpr[1], 0x2000, 0);
>> +
>> +	return 0;
>> +}
>> +
>> +int board_init(void)
>> +{
>> +	setup_fec();
>> +
>> +	return 0;
>> +}
>> +
>> +int board_mmc_get_env_dev(int devno)
>> +{
>> +	return devno;
>> +}
>> +
>> +int board_late_init(void)
>> +{
>> +	switch (get_boot_device()) {
>> +	case SD2_BOOT:
>> +		env_set_ulong("mmcdev", 1);
>> +		break;
>> +	case MMC3_BOOT:
>> +		env_set_ulong("mmcdev", 2);
>> +		break;
>> +	default:
>> +		break;
>> +	}
>> +
>> +	return 0;
>> +}
>> diff --git a/board/phytec/phycore_imx8mm/spl.c
>> b/board/phytec/phycore_imx8mm/spl.c
>> new file mode 100644
>> index 000000000000..863374d800d9
>> --- /dev/null
>> +++ b/board/phytec/phycore_imx8mm/spl.c
>> @@ -0,0 +1,128 @@
>> +// SPDX-License-Identifier: GPL-2.0-or-later
>> +/*
>> + * Copyright (C) 2019-2020 PHYTEC Messtechnik GmbH
>> + * Author: Teresa Remmet <t.remmet at phytec.de>
>> + */
>> +
>> +#include <common.h>
>> +#include <asm/arch/clock.h>
>> +#include <asm/arch/ddr.h>
>> +#include <asm/arch/imx8mm_pins.h>
>> +#include <asm/arch/sys_proto.h>
>> +#include <asm/mach-imx/boot_mode.h>
>> +#include <asm/mach-imx/iomux-v3.h>
>> +#include <dm/device.h>
>> +#include <dm/uclass.h>
>> +#include <hang.h>
>> +#include <init.h>
>> +#include <log.h>
>> +#include <spl.h>
>> +
>> +DECLARE_GLOBAL_DATA_PTR;
>> +
>> +int spl_board_boot_device(enum boot_device boot_dev_spl)
>> +{
>> +	switch (boot_dev_spl) {
>> +	case SD2_BOOT:
>> +	case MMC2_BOOT:
>> +		return BOOT_DEVICE_MMC1;
>> +	case SD3_BOOT:
>> +	case MMC3_BOOT:
>> +		return BOOT_DEVICE_MMC2;
>> +	case QSPI_BOOT:
>> +		return BOOT_DEVICE_NOR;
>> +	case USB_BOOT:
>> +		return BOOT_DEVICE_BOARD;
>> +	default:
>> +		return BOOT_DEVICE_NONE;
>> +	}
>> +}
>> +
>> +void spl_dram_init(void)
>> +{
>> +	ddr_init(&dram_timing);
>> +}
>> +
>> +void spl_board_init(void)
>> +{
>> +	/* Serial download mode */
>> +	if (is_usb_boot()) {
>> +		puts("Back to ROM, SDP\n");
>> +		restore_boot_params();
>> +	}
>> +	puts("Normal Boot\n");
>> +}
>> +
>> +#ifdef CONFIG_SPL_LOAD_FIT
>> +int board_fit_config_name_match(const char *name)
>> +{
>> +	/* Just empty function now - can't decide what to choose */
>> +	debug("%s: %s\n", __func__, name);
>> +
>> +	return 0;
>> +}
>> +#endif
>> +
>> +#define UART_PAD_CTRL	(PAD_CTL_DSE6 | PAD_CTL_FSEL1)
>> +#define WDOG_PAD_CTRL	(PAD_CTL_DSE6 | PAD_CTL_ODE)
>> +
>> +static iomux_v3_cfg_t const uart_pads[] = {
>> +	IMX8MM_PAD_UART3_RXD_UART3_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
>> +	IMX8MM_PAD_UART3_TXD_UART3_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
>> +};
>> +
>> +static iomux_v3_cfg_t const wdog_pads[] = {
>> +	IMX8MM_PAD_GPIO1_IO02_WDOG1_WDOG_B  |
>> MUX_PAD_CTRL(WDOG_PAD_CTRL),
>> +};
>> +
>> +int board_early_init_f(void)
>> +{
>> +	struct wdog_regs *wdog = (struct wdog_regs *)WDOG1_BASE_ADDR;
>> +
>> +	imx_iomux_v3_setup_multiple_pads(wdog_pads,
>> ARRAY_SIZE(wdog_pads));
>> +
>> +	set_wdog_reset(wdog);
>> +
>> +	imx_iomux_v3_setup_multiple_pads(uart_pads,
>> ARRAY_SIZE(uart_pads));
>> +
>> +	return 0;
>> +}
>> +
>> +void board_init_f(ulong dummy)
>> +{
>> +	struct udevice *dev;
>> +	int ret;
>> +
>> +	arch_cpu_init();
>> +
>> +	init_uart_clk(2);
>> +
>> +	board_early_init_f();
>> +
>> +	timer_init();
>> +
>> +	preloader_console_init();
>> +
>> +	/* Clear the BSS. */
>> +	memset(__bss_start, 0, __bss_end - __bss_start);
>> +
>> +	ret = spl_early_init();
>> +	if (ret) {
>> +		debug("spl_early_init() failed: %d\n", ret);
>> +		hang();
>> +	}
>> +
>> +	ret = uclass_get_device_by_name(UCLASS_CLK,
>> +					"clock-controller at 30380000",
>> &dev);
>> +	if (ret < 0) {
>> +		printf("Failed to find clock node. Check device
>> tree\n");
>> +		hang();
>> +	}
>> +
>> +	enable_tzc380();
>> +
>> +	/* DDR initialization */
>> +	spl_dram_init();
>> +
>> +	board_init_r(NULL, 0);
>> +}
>> diff --git a/configs/phycore-imx8mm_defconfig b/configs/phycore-
>> imx8mm_defconfig
>> new file mode 100644
>> index 000000000000..86772f4ee440
>> --- /dev/null
>> +++ b/configs/phycore-imx8mm_defconfig
>> @@ -0,0 +1,103 @@
>> +CONFIG_ARM=y
>> +CONFIG_ARCH_IMX8M=y
>> +CONFIG_SYS_TEXT_BASE=0x40200000
>> +CONFIG_SPL_GPIO_SUPPORT=y
>> +CONFIG_SPL_LIBCOMMON_SUPPORT=y
>> +CONFIG_SPL_LIBGENERIC_SUPPORT=y
>> +CONFIG_SYS_MALLOC_F_LEN=0x10000
>> +CONFIG_ENV_SIZE=0x10000
>> +CONFIG_ENV_OFFSET=0x3C0000
>> +CONFIG_SYS_I2C_MXC_I2C1=y
>> +CONFIG_SYS_I2C_MXC_I2C2=y
>> +CONFIG_SYS_I2C_MXC_I2C3=y
>> +CONFIG_DM_GPIO=y
>> +CONFIG_SPL_TEXT_BASE=0x7E1000
>> +CONFIG_TARGET_PHYCORE_IMX8MM=y
>> +CONFIG_SPL_MMC_SUPPORT=y
>> +CONFIG_SPL_SERIAL_SUPPORT=y
>> +CONFIG_SPL_DRIVERS_MISC_SUPPORT=y
>> +CONFIG_SPL=y
>> +CONFIG_ENV_OFFSET_REDUND=0x3E0000
>> +CONFIG_DEFAULT_DEVICE_TREE="phycore-imx8mm"
>> +CONFIG_FIT=y
>> +CONFIG_FIT_EXTERNAL_OFFSET=0x3000
>> +CONFIG_SPL_LOAD_FIT=y
>> +CONFIG_SPL_FIT_GENERATOR="arch/arm/mach-imx/mkimage_fit_atf.sh"
>> +CONFIG_OF_SYSTEM_SETUP=y
>> +CONFIG_SYS_EXTRA_OPTIONS="IMX_CONFIG=arch/arm/mach-
>> imx/imx8m/imximage-8mm-lpddr4.cfg"
>> +CONFIG_DEFAULT_FDT_FILE="oftree"
>> +CONFIG_BOARD_LATE_INIT=y
>> +CONFIG_SPL_BOARD_INIT=y
>> +CONFIG_SPL_SEPARATE_BSS=y
>> +CONFIG_SPL_I2C_SUPPORT=y
>> +CONFIG_SPL_POWER_SUPPORT=y
>> +CONFIG_SPL_WATCHDOG_SUPPORT=y
>> +CONFIG_HUSH_PARSER=y
>> +CONFIG_SYS_PROMPT="u-boot=> "
>> +# CONFIG_CMD_EXPORTENV is not set
>> +# CONFIG_CMD_IMPORTENV is not set
>> +# CONFIG_CMD_CRC32 is not set
>> +CONFIG_CMD_EEPROM=y
>> +CONFIG_CMD_FUSE=y
>> +CONFIG_CMD_GPIO=y
>> +CONFIG_CMD_I2C=y
>> +CONFIG_CMD_MMC=y
>> +CONFIG_CMD_DHCP=y
>> +CONFIG_CMD_MII=y
>> +CONFIG_CMD_PING=y
>> +CONFIG_CMD_CACHE=y
>> +CONFIG_CMD_REGULATOR=y
>> +CONFIG_CMD_EXT2=y
>> +CONFIG_CMD_EXT4=y
>> +CONFIG_CMD_EXT4_WRITE=y
>> +CONFIG_CMD_FAT=y
>> +CONFIG_OF_CONTROL=y
>> +CONFIG_SPL_OF_CONTROL=y
>> +CONFIG_ENV_OVERWRITE=y
>> +CONFIG_ENV_IS_IN_MMC=y
>> +CONFIG_SYS_REDUNDAND_ENVIRONMENT=y
>> +CONFIG_SYS_RELOC_GD_ENV_ADDR=y
>> +CONFIG_SYS_MMC_ENV_DEV=2
>> +CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG=y
>> +CONFIG_SPL_DM=y
>> +CONFIG_SPL_CLK_COMPOSITE_CCF=y
>> +CONFIG_CLK_COMPOSITE_CCF=y
>> +CONFIG_SPL_CLK_IMX8MM=y
>> +CONFIG_CLK_IMX8MM=y
>> +CONFIG_MXC_GPIO=y
>> +CONFIG_DM_I2C=y
>> +CONFIG_SYS_I2C_MXC=y
>> +CONFIG_MISC=y
>> +CONFIG_I2C_EEPROM=y
>> +CONFIG_SYS_I2C_EEPROM_ADDR=0x51
>> +CONFIG_SYS_EEPROM_SIZE=4096
>> +CONFIG_SYS_EEPROM_PAGE_WRITE_BITS=5
>> +CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS=5
>> +CONFIG_SYS_I2C_EEPROM_ADDR_LEN=2
>> +CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW=0x0
>> +CONFIG_DM_MMC=y
>> +CONFIG_SUPPORT_EMMC_BOOT=y
>> +CONFIG_MMC_IO_VOLTAGE=y
>> +CONFIG_MMC_UHS_SUPPORT=y
>> +CONFIG_MMC_HS400_ES_SUPPORT=y
>> +CONFIG_MMC_HS400_SUPPORT=y
>> +CONFIG_FSL_ESDHC_IMX=y
>> +CONFIG_PHYLIB=y
>> +CONFIG_PHY_TI_DP83867=y
>> +CONFIG_DM_ETH=y
>> +CONFIG_PHY_GIGE=y
>> +CONFIG_FEC_MXC=y
>> +CONFIG_MII=y
>> +CONFIG_PINCTRL=y
>> +CONFIG_SPL_PINCTRL=y
>> +CONFIG_PINCTRL_IMX8M=y
>> +CONFIG_DM_REGULATOR=y
>> +CONFIG_DM_REGULATOR_FIXED=y
>> +CONFIG_DM_REGULATOR_GPIO=y
>> +CONFIG_MXC_UART=y
>> +CONFIG_SYSRESET=y
>> +CONFIG_SPL_SYSRESET=y
>> +CONFIG_SYSRESET_PSCI=y
>> +CONFIG_SYSRESET_WATCHDOG=y
>> +CONFIG_DM_THERMAL=y
>> +CONFIG_IMX_WATCHDOG=y
>> diff --git a/include/configs/phycore_imx8mm.h
>> b/include/configs/phycore_imx8mm.h
>> new file mode 100644
>> index 000000000000..fd69dc41a86e
>> --- /dev/null
>> +++ b/include/configs/phycore_imx8mm.h
>> @@ -0,0 +1,130 @@
>> +/* SPDX-License-Identifier: GPL-2.0-or-later
>> + *
>> + * Copyright (C) 2019-2020 PHYTEC Messtechnik GmbH
>> + * Author: Teresa Remmet <t.remmet at phytec.de>
>> + */
>> +
>> +#ifndef __PHYCORE_IMX8MM_H
>> +#define __PHYCORE_IMX8MM_H
>> +
>> +#include <linux/sizes.h>
>> +#include <linux/stringify.h>
>> +#include <asm/arch/imx-regs.h>
>> +
>> +#define CONFIG_SYS_BOOTM_LEN		SZ_64M
>> +#define CONFIG_SPL_MAX_SIZE		(148 * SZ_1K)
>> +#define CONFIG_SYS_MONITOR_LEN		SZ_512K
>> +#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_USE_SECTOR
>> +#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR	0x300
>> +#define CONFIG_SYS_UBOOT_BASE \
>> +		(QSPI0_AMBA_BASE +
>> CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR * 512)
>> +
>> +#ifdef CONFIG_SPL_BUILD
>> +#define CONFIG_SPL_STACK		0x920000
>> +#define CONFIG_SPL_BSS_START_ADDR	0x910000
>> +#define CONFIG_SPL_BSS_MAX_SIZE		SZ_8K
>> +#define CONFIG_SYS_SPL_MALLOC_START	0x42200000
>> +#define CONFIG_SYS_SPL_MALLOC_SIZE	SZ_512K
>> +
>> +/* malloc f used before GD_FLG_FULL_MALLOC_INIT set */
>> +#define CONFIG_MALLOC_F_ADDR		0x930000
>> +/* For RAW image gives a error info not panic */
>> +#define CONFIG_SPL_ABORT_ON_RAW_IMAGE
>> +#endif
>> +
>> +#define CONFIG_EXTRA_ENV_SETTINGS \
>> +	"image=Image\0" \
>> +	"console=ttymxc2,115200\0" \
>> +	"fdt_addr=0x48000000\0" \
>> +	"fdt_file=" CONFIG_DEFAULT_FDT_FILE "\0" \
>> +	"ipaddr=192.168.3.11\0" \
>> +	"serverip=192.168.3.10\0" \
>> +	"netmask=255.225.255.0\0" \
>> +	"ip_dyn=no\0" \
>> +	"mmcdev=" __stringify(CONFIG_SYS_MMC_ENV_DEV) "\0" \
>> +	"mmcpart=" __stringify(CONFIG_SYS_MMC_IMG_LOAD_PART) "\0" \
>> +	"mmcroot=2\0" \
>> +	"mmcautodetect=yes\0" \
>> +	"mmcargs=setenv bootargs console=${console} " \
>> +		"root=/dev/mmcblk${mmcdev}p${mmcroot} rootwait rw\0" \
>> +	"loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr}
>> ${image}\0" \
>> +	"loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr}
>> ${fdt_file}\0" \
>> +	"mmcboot=echo Booting from mmc ...; " \
>> +		"run mmcargs; " \
>> +		"if run loadfdt; then " \
>> +			"booti ${loadaddr} - ${fdt_addr}; " \
>> +		"else " \
>> +			"echo WARN: Cannot load the DT; " \
>> +		"fi;\0 " \
>> +	"nfsroot=/nfs\0" \
>> +	"netargs=setenv bootargs console=${console} root=/dev/nfs
>> ip=dhcp " \
>> +		"nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
>> +	"netboot=echo Booting from net ...; " \
>> +		"run netargs; " \
>> +		"if test ${ip_dyn} = yes; then " \
>> +			"setenv get_cmd dhcp; " \
>> +		"else " \
>> +			"setenv get_cmd tftp; " \
>> +		"fi; " \
>> +		"${get_cmd} ${loadaddr} ${image}; " \
>> +		"if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \
>> +			"booti ${loadaddr} - ${fdt_addr}; " \
>> +		"else " \
>> +			"echo WARN: Cannot load the DT; " \
>> +		"fi;\0" \
>> +
>> +#define CONFIG_BOOTCOMMAND \
>> +	"mmc dev ${mmcdev}; if mmc rescan; then " \
>> +		"if run loadimage; then " \
>> +			"run mmcboot; " \
>> +		"else run netboot; " \
>> +		"fi; " \
>> +	"fi;"
>> +
>> +/* Link Definitions */
>> +#define CONFIG_LOADADDR			0x40480000
>> +#define CONFIG_SYS_LOAD_ADDR		CONFIG_LOADADDR
>> +
>> +#define CONFIG_SYS_INIT_RAM_ADDR	0x40000000
>> +#define CONFIG_SYS_INIT_RAM_SIZE	SZ_512K
>> +#define CONFIG_SYS_INIT_SP_OFFSET \
>> +	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
>> +#define CONFIG_SYS_INIT_SP_ADDR \
>> +	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
>> +
>> +#define CONFIG_MMCROOT			"/dev/mmcblk2p2"  /*
>> USDHC3 */
>> +
>> +/* Size of malloc() pool */
>> +#define CONFIG_SYS_MALLOC_LEN		SZ_32M
>> +#define CONFIG_SYS_SDRAM_BASE		0x40000000
>> +
>> +#define PHYS_SDRAM			SZ_1G
>> +#define PHYS_SDRAM_SIZE                 SZ_2G /* 2GB DDR */
>> +
>> +/* UART */
>> +#define CONFIG_MXC_UART_BASE		UART3_BASE_ADDR
>> +
>> +/* Monitor Command Prompt */
>> +#define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
>> +#define CONFIG_SYS_CBSIZE		SZ_2K
>> +#define CONFIG_SYS_MAXARGS		64
>> +#define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
>> +#define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
>> +					sizeof(CONFIG_SYS_PROMPT) + 16)
>> +/* USDHC */
>> +#define CONFIG_FSL_USDHC
>> +#define CONFIG_SYS_FSL_USDHC_NUM	2
>> +#define CONFIG_SYS_FSL_ESDHC_ADDR       0
>> +#define CONFIG_SYS_MMC_IMG_LOAD_PART	1
>> +
>> +/* I2C */
>> +#define CONFIG_SYS_I2C_SPEED		100000
>> +
>> +/* ENET1 */
>> +#define CONFIG_ETHPRIME			"FEC"
>> +#define CONFIG_FEC_XCV_TYPE		RGMII
>> +#define CONFIG_FEC_MXC_PHYADDR		0
>> +#define FEC_QUIRK_ENET_MAC
>> +#define IMX_FEC_BASE			0x30BE0000
>> +
>> +#endif /* __PHYCORE_IMX8MM_H */
> 


-- 
=====================================================================
DENX Software Engineering GmbH,      Managing Director: Wolfgang Denk
HRB 165235 Munich, Office: Kirchenstr.5, D-82194 Groebenzell, Germany
Phone: +49-8142-66989-53 Fax: +49-8142-66989-80 Email: sbabic at denx.de
=====================================================================


More information about the U-Boot mailing list