[PATCH v2] riscv: cancel the limitation that NR_CPUS is less than or equal to 32
Leo Liang
ycliang at andestech.com
Wed Dec 29 10:23:10 CET 2021
Hi Xiang,
On Wed, Dec 22, 2021 at 07:32:53AM +0800, Xiang W wrote:
> Various specifications of riscv allow the number of hart to be
> greater than 32. The limit of 32 is determined by
> gd->arch.available_harts. We can eliminate this limitation through
> bitmaps. Currently, the number of hart is limited to 4095, and 4095
> is the limit of the RISC-V Advanced Core Local Interruptor
> Specification.
>
> Test on sifive unmatched.
>
> Signed-off-by: Xiang W <wxjstz at 126.com>
> ---
> Changes since v1:
>
> * When NR_CPUS is very large, the value of GD_AVAILABLE_HARTS will
> overflow the immediate range of ld/lw. This patch fixes this
> problem
>
> arch/riscv/Kconfig | 4 ++--
> arch/riscv/cpu/start.S | 21 ++++++++++++++++-----
> arch/riscv/include/asm/global_data.h | 4 +++-
> arch/riscv/lib/smp.c | 2 +-
> 4 files changed, 22 insertions(+), 9 deletions(-)
>
> diff --git a/arch/riscv/cpu/start.S b/arch/riscv/cpu/start.S
> index 76850ec9be..92f3b78f29 100644
> --- a/arch/riscv/cpu/start.S
> +++ b/arch/riscv/cpu/start.S
> @@ -166,11 +166,22 @@ wait_for_gd_init:
> mv gp, s0
>
> /* register available harts in the available_harts mask */
> - li t1, 1
> - sll t1, t1, tp
> - LREG t2, GD_AVAILABLE_HARTS(gp)
> - or t2, t2, t1
> - SREG t2, GD_AVAILABLE_HARTS(gp)
> + li t1, GD_AVAILABLE_HARTS
> + add t1, t1, gp
> + LREG t1, 0(t1)
> +#if defined(CONFIG_ARCH_RV64I)
> + srli t2, tp, 6
> + slli t2, t2, 3
> +#elif defined(CONFIG_ARCH_RV32I)
> + srli t2, tp, 5
> + slli t2, t2, 2
> +#endif
> + add t1, t1, t2
> + LREG t2, 0(t1)
> + li t3, 1
> + sll t3, t3, tp
This seems incorrect.
Shouldn't we have "$tp % sizeof(ulong)" instead of "$tp / sizeof(ulong)" ?
> + or t2, t2, t3
> + SREG t2, 0(t1)
>
> amoswap.w.rl zero, zero, 0(t0)
Best regards,
Leo
More information about the U-Boot
mailing list