[EXTERNAL] Re: [PATCH v2 5/7] arm: dts: k3-am69: ddr: Update to v0.12.0 of DDR config tool

Scholz, Kevin k-scholz at ti.com
Thu Nov 20 15:23:02 CET 2025


ODT is user configurable from the TDA4x (J784S4) DDR config tool. Custom boards can modify this setting as needed.

The default input settings to the TDA4x DDR config tool modified the J784S4 DDRSS3 ODT boot frequency setting in version 0.11.0 (published April 2024), and this was documented in the revision history (shown below).

You can access the J784S4 DDR config tool here to see a full list of changes across all revisions: https://dev.ti.com/sysconfig/?product=TDA4x_DRA8x_AM67x-AM69x_DDR_Config&device=J784S4_TDA4AP_TDA4VP_TDA4AH_TDA4VH_AM69x

[cid:image001.png at 01DC59F6.70CE08D0]

Regards,
Kevin

From: Francesco Dolcini <francesco at dolcini.it>
Sent: Thursday, November 20, 2025 2:17 AM
To: Francis, Neha <n-francis at ti.com>; Scholz, Kevin <k-scholz at ti.com>
Cc: Franz Schnyder <fra.schnyder at gmail.com>; trini at konsulko.com; K, Santhosh Kumar <s-k6 at ti.com>; Brattlof, Bryan <bb at ti.com>; Chawdhry, Manorit <m-chawdhry at ti.com>; u-boot at lists.denx.de; Kumar, Udit <u-kumar1 at ti.com>; Gujulan Elango, Hari Prasath <gehariprasath at ti.com>
Subject: [EXTERNAL] Re: [PATCH v2 5/7] arm: dts: k3-am69: ddr: Update to v0.12.0 of DDR config tool

Hello Neha, Kevin On Mon, Nov 10, 2025 at 09: 55: 08AM +0530, Neha Malcom Francis wrote: > On 07/11/25 21: 14, Franz Schnyder wrote: > > On Mon, Nov 03, 2025 at 12: 40: 33PM +0530, Neha Malcom Francis wrote: > >> +#define DDRSS0_CTL_178_DATA
ZjQcmQRYFpfptBannerStart
This message was sent from outside of Texas Instruments.

Do not click links or open attachments unless you recognize the source of this email and know the content is safe.

    Report Suspicious  <https://us-phishalarm-ewt.proofpoint.com/EWT/v1/G3vK!uBdqXRfP1k07agZlPPNDfat-fUnIatngkgVq4IlE8toc41a-v6YUG2CtVe3J2GpfwHeX2f5391DpLqaG$>   ‌



ZjQcmQRYFpfptBannerEnd

Hello Neha, Kevin



On Mon, Nov 10, 2025 at 09:55:08AM +0530, Neha Malcom Francis wrote:

> On 07/11/25 21:14, Franz Schnyder wrote:

> > On Mon, Nov 03, 2025 at 12:40:33PM +0530, Neha Malcom Francis wrote:

> >> +#define DDRSS0_CTL_178_DATA 0x35000000

> >> +#define DDRSS0_CTL_186_DATA 0x00353500

> >> +#define DDRSS0_PI_275_DATA 0x00F30084

> >> +#define DDRSS0_PI_281_DATA 0x00F30084

> >> +#define DDRSS0_PI_287_DATA 0x00F30084

> >> +#define DDRSS0_PI_293_DATA 0x00F30084

> >> ....

> >> +#define DDRSS1_CTL_178_DATA 0x35000000

> >> +#define DDRSS1_CTL_186_DATA 0x00353500

> >> +#define DDRSS1_PI_275_DATA 0x00F30084

> >> +#define DDRSS1_PI_281_DATA 0x00F30084

> >> +#define DDRSS1_PI_287_DATA 0x00F30084

> >> +#define DDRSS1_PI_293_DATA 0x00F30084

> >> ....

> >> +#define DDRSS2_CTL_178_DATA 0x35000000

> >> +#define DDRSS2_CTL_186_DATA 0x00353500

> >> +#define DDRSS2_PI_275_DATA 0x00F30084

> >> +#define DDRSS2_PI_281_DATA 0x00F30084

> >> +#define DDRSS2_PI_287_DATA 0x00F30084

> >> +#define DDRSS2_PI_293_DATA 0x00F30084

> >> ....

> >> +#define DDRSS3_CTL_178_DATA 0x35350000

> >> +#define DDRSS3_CTL_186_DATA 0x00353535

> >> +#define DDRSS3_PI_275_DATA 0x35F30084

> >> +#define DDRSS3_PI_281_DATA 0x35F30084

> >> +#define DDRSS3_PI_287_DATA 0x35F30084

> >> +#define DDRSS3_PI_293_DATA 0x35F30084

> >

> > When I compare the updated configuration to the one for our Aquila AM69

> > board, I can observe that you have set an on-die termination at boot

> > frequency only for DRAM3. DRAM, DRAM1 and DRAM2 do not seem to have any

> > termination enabled. Is this a mistake or is it intentional?

>

> Kevin, could you explain the reasoning for this?



Any update on this?



Thanks

Francesco


-------------- next part --------------
A non-text attachment was scrubbed...
Name: image001.png
Type: image/png
Size: 58685 bytes
Desc: image001.png
URL: <https://lists.denx.de/pipermail/u-boot/attachments/20251120/c6a0f643/attachment.png>


More information about the U-Boot mailing list